2015-04-20 10:04:22 -06:00
|
|
|
/*
|
|
|
|
* Copyright 2014 Advanced Micro Devices, Inc.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice shall be included in
|
|
|
|
* all copies or substantial portions of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
2015-08-07 10:20:51 -06:00
|
|
|
*/
|
2015-04-20 10:04:22 -06:00
|
|
|
|
|
|
|
/**
|
|
|
|
* \file amdgpu_device.c
|
|
|
|
*
|
|
|
|
* Implementation of functions for AMD GPU device
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
2015-08-07 10:17:43 -06:00
|
|
|
#ifdef HAVE_CONFIG_H
|
|
|
|
#include "config.h"
|
|
|
|
#endif
|
|
|
|
|
2015-04-20 10:04:22 -06:00
|
|
|
#include <sys/stat.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <string.h>
|
|
|
|
#include <stdio.h>
|
|
|
|
#include <stdlib.h>
|
2015-07-29 13:09:04 -06:00
|
|
|
#include <unistd.h>
|
2015-04-20 10:04:22 -06:00
|
|
|
|
|
|
|
#include "xf86drm.h"
|
|
|
|
#include "amdgpu_drm.h"
|
|
|
|
#include "amdgpu_internal.h"
|
|
|
|
#include "util_hash_table.h"
|
2015-08-16 21:09:08 -06:00
|
|
|
#include "util_math.h"
|
2015-04-20 10:04:22 -06:00
|
|
|
|
|
|
|
#define PTR_TO_UINT(x) ((unsigned)((intptr_t)(x)))
|
|
|
|
#define UINT_TO_PTR(x) ((void *)((intptr_t)(x)))
|
|
|
|
|
2015-08-07 10:09:35 -06:00
|
|
|
static pthread_mutex_t fd_mutex = PTHREAD_MUTEX_INITIALIZER;
|
2015-04-20 10:04:22 -06:00
|
|
|
static struct util_hash_table *fd_tab;
|
|
|
|
|
|
|
|
static unsigned handle_hash(void *key)
|
|
|
|
{
|
|
|
|
return PTR_TO_UINT(key);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int handle_compare(void *key1, void *key2)
|
|
|
|
{
|
|
|
|
return PTR_TO_UINT(key1) != PTR_TO_UINT(key2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static unsigned fd_hash(void *key)
|
|
|
|
{
|
|
|
|
int fd = PTR_TO_UINT(key);
|
2015-04-30 06:13:28 -06:00
|
|
|
char *name = drmGetPrimaryDeviceNameFromFd(fd);
|
|
|
|
unsigned result = 0;
|
|
|
|
char *c;
|
2015-04-20 10:04:22 -06:00
|
|
|
|
2015-04-30 06:13:28 -06:00
|
|
|
if (name == NULL)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
for (c = name; *c; ++c)
|
|
|
|
result += *c;
|
|
|
|
|
|
|
|
free(name);
|
|
|
|
|
|
|
|
return result;
|
2015-04-20 10:04:22 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
static int fd_compare(void *key1, void *key2)
|
|
|
|
{
|
|
|
|
int fd1 = PTR_TO_UINT(key1);
|
|
|
|
int fd2 = PTR_TO_UINT(key2);
|
2015-04-30 06:13:28 -06:00
|
|
|
char *name1 = drmGetPrimaryDeviceNameFromFd(fd1);
|
|
|
|
char *name2 = drmGetPrimaryDeviceNameFromFd(fd2);
|
|
|
|
int result;
|
|
|
|
|
|
|
|
if (name1 == NULL || name2 == NULL) {
|
|
|
|
free(name1);
|
|
|
|
free(name2);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
result = strcmp(name1, name2);
|
|
|
|
free(name1);
|
|
|
|
free(name2);
|
|
|
|
|
|
|
|
return result;
|
2015-04-20 10:04:22 -06:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Get the authenticated form fd,
|
|
|
|
*
|
|
|
|
* \param fd - \c [in] File descriptor for AMD GPU device
|
|
|
|
* \param auth - \c [out] Pointer to output the fd is authenticated or not
|
|
|
|
* A render node fd, output auth = 0
|
|
|
|
* A legacy fd, get the authenticated for compatibility root
|
|
|
|
*
|
|
|
|
* \return 0 on success\n
|
|
|
|
* >0 - AMD specific error code\n
|
|
|
|
* <0 - Negative POSIX Error code
|
|
|
|
*/
|
|
|
|
static int amdgpu_get_auth(int fd, int *auth)
|
|
|
|
{
|
|
|
|
int r = 0;
|
2015-06-04 10:57:50 -06:00
|
|
|
drm_client_t client = {};
|
2015-04-20 10:04:22 -06:00
|
|
|
|
|
|
|
if (drmGetNodeTypeFromFd(fd) == DRM_NODE_RENDER)
|
|
|
|
*auth = 0;
|
|
|
|
else {
|
|
|
|
client.idx = 0;
|
|
|
|
r = drmIoctl(fd, DRM_IOCTL_GET_CLIENT, &client);
|
|
|
|
if (!r)
|
|
|
|
*auth = client.auth;
|
|
|
|
}
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
2015-08-07 10:09:35 -06:00
|
|
|
static void amdgpu_device_free_internal(amdgpu_device_handle dev)
|
|
|
|
{
|
2017-01-28 12:50:36 -07:00
|
|
|
amdgpu_vamgr_deinit(&dev->vamgr_32);
|
2017-01-28 12:50:44 -07:00
|
|
|
amdgpu_vamgr_deinit(&dev->vamgr);
|
2015-08-07 10:09:35 -06:00
|
|
|
util_hash_table_destroy(dev->bo_flink_names);
|
|
|
|
util_hash_table_destroy(dev->bo_handles);
|
|
|
|
pthread_mutex_destroy(&dev->bo_table_mutex);
|
|
|
|
util_hash_table_remove(fd_tab, UINT_TO_PTR(dev->fd));
|
|
|
|
close(dev->fd);
|
|
|
|
if ((dev->flink_fd >= 0) && (dev->fd != dev->flink_fd))
|
|
|
|
close(dev->flink_fd);
|
2017-11-30 10:52:06 -07:00
|
|
|
free(dev->marketing_name);
|
2015-08-07 10:09:35 -06:00
|
|
|
free(dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Assignment between two amdgpu_device pointers with reference counting.
|
|
|
|
*
|
|
|
|
* Usage:
|
|
|
|
* struct amdgpu_device *dst = ... , *src = ...;
|
|
|
|
*
|
|
|
|
* dst = src;
|
|
|
|
* // No reference counting. Only use this when you need to move
|
|
|
|
* // a reference from one pointer to another.
|
|
|
|
*
|
|
|
|
* amdgpu_device_reference(&dst, src);
|
|
|
|
* // Reference counters are updated. dst is decremented and src is
|
|
|
|
* // incremented. dst is freed if its reference counter is 0.
|
|
|
|
*/
|
|
|
|
static void amdgpu_device_reference(struct amdgpu_device **dst,
|
|
|
|
struct amdgpu_device *src)
|
|
|
|
{
|
|
|
|
if (update_references(&(*dst)->refcount, &src->refcount))
|
|
|
|
amdgpu_device_free_internal(*dst);
|
|
|
|
*dst = src;
|
|
|
|
}
|
|
|
|
|
2015-04-20 10:04:22 -06:00
|
|
|
int amdgpu_device_initialize(int fd,
|
|
|
|
uint32_t *major_version,
|
|
|
|
uint32_t *minor_version,
|
|
|
|
amdgpu_device_handle *device_handle)
|
|
|
|
{
|
|
|
|
struct amdgpu_device *dev;
|
|
|
|
drmVersionPtr version;
|
|
|
|
int r;
|
|
|
|
int flag_auth = 0;
|
|
|
|
int flag_authexist=0;
|
2015-05-06 10:59:02 -06:00
|
|
|
uint32_t accel_working = 0;
|
2015-08-16 21:09:08 -06:00
|
|
|
uint64_t start, max;
|
2015-04-20 10:04:22 -06:00
|
|
|
|
|
|
|
*device_handle = NULL;
|
|
|
|
|
|
|
|
pthread_mutex_lock(&fd_mutex);
|
|
|
|
if (!fd_tab)
|
|
|
|
fd_tab = util_hash_table_create(fd_hash, fd_compare);
|
|
|
|
r = amdgpu_get_auth(fd, &flag_auth);
|
|
|
|
if (r) {
|
2017-09-04 13:05:26 -06:00
|
|
|
fprintf(stderr, "%s: amdgpu_get_auth (1) failed (%i)\n",
|
|
|
|
__func__, r);
|
2015-04-20 10:04:22 -06:00
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
dev = util_hash_table_get(fd_tab, UINT_TO_PTR(fd));
|
|
|
|
if (dev) {
|
|
|
|
r = amdgpu_get_auth(dev->fd, &flag_authexist);
|
|
|
|
if (r) {
|
2017-09-04 13:05:26 -06:00
|
|
|
fprintf(stderr, "%s: amdgpu_get_auth (2) failed (%i)\n",
|
|
|
|
__func__, r);
|
2015-04-20 10:04:22 -06:00
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
if ((flag_auth) && (!flag_authexist)) {
|
2015-07-29 13:09:04 -06:00
|
|
|
dev->flink_fd = dup(fd);
|
2015-04-20 10:04:22 -06:00
|
|
|
}
|
|
|
|
*major_version = dev->major_version;
|
|
|
|
*minor_version = dev->minor_version;
|
|
|
|
amdgpu_device_reference(device_handle, dev);
|
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
dev = calloc(1, sizeof(struct amdgpu_device));
|
|
|
|
if (!dev) {
|
2017-09-04 13:05:26 -06:00
|
|
|
fprintf(stderr, "%s: calloc failed\n", __func__);
|
2015-04-20 10:04:22 -06:00
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
return -ENOMEM;
|
|
|
|
}
|
|
|
|
|
2015-07-29 13:09:04 -06:00
|
|
|
dev->fd = -1;
|
|
|
|
dev->flink_fd = -1;
|
|
|
|
|
2015-04-20 10:04:22 -06:00
|
|
|
atomic_set(&dev->refcount, 1);
|
|
|
|
|
|
|
|
version = drmGetVersion(fd);
|
|
|
|
if (version->version_major != 3) {
|
|
|
|
fprintf(stderr, "%s: DRM version is %d.%d.%d but this driver is "
|
|
|
|
"only compatible with 3.x.x.\n",
|
|
|
|
__func__,
|
|
|
|
version->version_major,
|
|
|
|
version->version_minor,
|
|
|
|
version->version_patchlevel);
|
|
|
|
drmFreeVersion(version);
|
|
|
|
r = -EBADF;
|
|
|
|
goto cleanup;
|
|
|
|
}
|
|
|
|
|
2015-07-29 13:09:04 -06:00
|
|
|
dev->fd = dup(fd);
|
|
|
|
dev->flink_fd = dev->fd;
|
2015-04-20 10:04:22 -06:00
|
|
|
dev->major_version = version->version_major;
|
|
|
|
dev->minor_version = version->version_minor;
|
|
|
|
drmFreeVersion(version);
|
|
|
|
|
|
|
|
dev->bo_flink_names = util_hash_table_create(handle_hash,
|
|
|
|
handle_compare);
|
|
|
|
dev->bo_handles = util_hash_table_create(handle_hash, handle_compare);
|
|
|
|
pthread_mutex_init(&dev->bo_table_mutex, NULL);
|
|
|
|
|
|
|
|
/* Check if acceleration is working. */
|
|
|
|
r = amdgpu_query_info(dev, AMDGPU_INFO_ACCEL_WORKING, 4, &accel_working);
|
2017-09-04 13:05:26 -06:00
|
|
|
if (r) {
|
|
|
|
fprintf(stderr, "%s: amdgpu_query_info(ACCEL_WORKING) failed (%i)\n",
|
|
|
|
__func__, r);
|
2015-04-20 10:04:22 -06:00
|
|
|
goto cleanup;
|
2017-09-04 13:05:26 -06:00
|
|
|
}
|
2015-04-20 10:04:22 -06:00
|
|
|
if (!accel_working) {
|
2017-09-04 13:05:26 -06:00
|
|
|
fprintf(stderr, "%s: AMDGPU_INFO_ACCEL_WORKING = 0\n", __func__);
|
2015-04-20 10:04:22 -06:00
|
|
|
r = -EBADF;
|
|
|
|
goto cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
r = amdgpu_query_gpu_info_init(dev);
|
2017-09-04 13:05:26 -06:00
|
|
|
if (r) {
|
|
|
|
fprintf(stderr, "%s: amdgpu_query_gpu_info_init failed\n", __func__);
|
2015-04-20 10:04:22 -06:00
|
|
|
goto cleanup;
|
2017-09-04 13:05:26 -06:00
|
|
|
}
|
2015-04-20 10:04:22 -06:00
|
|
|
|
2017-11-07 07:31:45 -07:00
|
|
|
if (dev->dev_info.high_va_offset && dev->dev_info.high_va_max) {
|
|
|
|
start = dev->dev_info.high_va_offset;
|
|
|
|
max = dev->dev_info.high_va_max;
|
|
|
|
} else {
|
|
|
|
start = dev->dev_info.virtual_address_offset;
|
|
|
|
max = dev->dev_info.virtual_address_max;
|
|
|
|
}
|
|
|
|
|
2018-01-22 05:17:30 -07:00
|
|
|
max = MIN2(max, (start & ~0xffffffffULL) + 0x100000000ULL);
|
2017-01-28 12:50:36 -07:00
|
|
|
amdgpu_vamgr_init(&dev->vamgr_32, start, max,
|
2015-08-16 21:09:08 -06:00
|
|
|
dev->dev_info.virtual_address_alignment);
|
2018-02-02 10:15:00 -07:00
|
|
|
dev->address32_hi = start >> 32;
|
2015-08-16 21:09:08 -06:00
|
|
|
|
2017-11-07 07:31:45 -07:00
|
|
|
start = max;
|
|
|
|
if (dev->dev_info.high_va_offset && dev->dev_info.high_va_max)
|
|
|
|
max = dev->dev_info.high_va_max;
|
|
|
|
else
|
|
|
|
max = dev->dev_info.virtual_address_max;
|
2017-11-02 11:54:59 -06:00
|
|
|
amdgpu_vamgr_init(&dev->vamgr, start, max,
|
|
|
|
dev->dev_info.virtual_address_alignment);
|
|
|
|
|
2017-11-30 10:52:06 -07:00
|
|
|
amdgpu_parse_asic_ids(dev);
|
2017-05-31 14:22:50 -06:00
|
|
|
|
2015-04-20 10:04:22 -06:00
|
|
|
*major_version = dev->major_version;
|
|
|
|
*minor_version = dev->minor_version;
|
|
|
|
*device_handle = dev;
|
2015-07-29 13:09:04 -06:00
|
|
|
util_hash_table_set(fd_tab, UINT_TO_PTR(dev->fd), dev);
|
2015-04-20 10:04:22 -06:00
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
cleanup:
|
2015-07-29 13:09:04 -06:00
|
|
|
if (dev->fd >= 0)
|
|
|
|
close(dev->fd);
|
2015-04-20 10:04:22 -06:00
|
|
|
free(dev);
|
|
|
|
pthread_mutex_unlock(&fd_mutex);
|
|
|
|
return r;
|
|
|
|
}
|
|
|
|
|
|
|
|
int amdgpu_device_deinitialize(amdgpu_device_handle dev)
|
|
|
|
{
|
|
|
|
amdgpu_device_reference(&dev, NULL);
|
|
|
|
return 0;
|
|
|
|
}
|
2016-09-12 09:14:11 -06:00
|
|
|
|
|
|
|
const char *amdgpu_get_marketing_name(amdgpu_device_handle dev)
|
|
|
|
{
|
2017-11-30 10:52:06 -07:00
|
|
|
return dev->marketing_name;
|
2016-09-12 09:14:11 -06:00
|
|
|
}
|
2018-02-02 10:15:00 -07:00
|
|
|
|
|
|
|
int amdgpu_query_sw_info(amdgpu_device_handle dev, enum amdgpu_sw_info info,
|
|
|
|
void *value)
|
|
|
|
{
|
|
|
|
uint32_t *val32 = (uint32_t*)value;
|
|
|
|
|
|
|
|
switch (info) {
|
|
|
|
case amdgpu_sw_info_address32_hi:
|
|
|
|
*val32 = dev->address32_hi;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return -EINVAL;
|
|
|
|
}
|