2005-04-15 21:02:52 -06:00
|
|
|
/*-
|
2002-01-27 11:23:04 -07:00
|
|
|
* Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
|
|
|
|
* All Rights Reserved.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Gareth Hughes <gareth@valinux.com>
|
2003-03-11 13:51:28 -07:00
|
|
|
*
|
2002-01-27 11:23:04 -07:00
|
|
|
*/
|
|
|
|
|
2007-08-14 15:41:24 -06:00
|
|
|
/** @file ati_pcigart.c
|
|
|
|
* Implementation of ATI's PCIGART, which provides an aperture in card virtual
|
|
|
|
* address space with addresses remapped to system memory.
|
|
|
|
*/
|
|
|
|
|
2002-01-27 11:23:04 -07:00
|
|
|
#include "drmP.h"
|
|
|
|
|
2005-04-25 23:19:11 -06:00
|
|
|
#define ATI_PCIGART_PAGE_SIZE 4096 /* PCI GART page size */
|
2008-06-04 13:04:41 -06:00
|
|
|
#define ATI_PCIGART_PAGE_MASK (~(ATI_PCIGART_PAGE_SIZE-1))
|
|
|
|
|
|
|
|
#define ATI_PCIE_WRITE 0x4
|
|
|
|
#define ATI_PCIE_READ 0x8
|
|
|
|
|
2008-09-06 19:08:33 -06:00
|
|
|
static void
|
|
|
|
drm_ati_alloc_pcigart_table_cb(void *arg, bus_dma_segment_t *segs,
|
|
|
|
int nsegs, int error)
|
2008-06-04 13:04:41 -06:00
|
|
|
{
|
2008-09-06 19:08:33 -06:00
|
|
|
struct drm_dma_handle *dmah = arg;
|
|
|
|
|
|
|
|
if (error != 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
KASSERT(nsegs == 1,
|
|
|
|
("drm_ati_alloc_pcigart_table_cb: bad dma segment count"));
|
|
|
|
|
|
|
|
dmah->busaddr = segs[0].ds_addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int
|
|
|
|
drm_ati_alloc_pcigart_table(struct drm_device *dev,
|
|
|
|
struct drm_ati_pcigart_info *gart_info)
|
|
|
|
{
|
|
|
|
struct drm_dma_handle *dmah;
|
|
|
|
int flags, ret;
|
|
|
|
|
2008-10-10 11:06:22 -06:00
|
|
|
dmah = malloc(sizeof(struct drm_dma_handle), DRM_MEM_DMA,
|
|
|
|
M_ZERO | M_NOWAIT);
|
2008-09-06 19:08:33 -06:00
|
|
|
if (dmah == NULL)
|
|
|
|
return ENOMEM;
|
2008-09-06 16:37:06 -06:00
|
|
|
|
|
|
|
DRM_UNLOCK();
|
2008-09-06 19:08:33 -06:00
|
|
|
ret = bus_dma_tag_create(NULL, PAGE_SIZE, 0, /* tag, align, boundary */
|
|
|
|
gart_info->table_mask, BUS_SPACE_MAXADDR, /* lowaddr, highaddr */
|
|
|
|
NULL, NULL, /* filtfunc, filtfuncargs */
|
|
|
|
gart_info->table_size, 1, /* maxsize, nsegs */
|
|
|
|
gart_info->table_size, /* maxsegsize */
|
|
|
|
BUS_DMA_ALLOCNOW, NULL, NULL, /* flags, lockfunc, lockfuncargs */
|
|
|
|
&dmah->tag);
|
|
|
|
if (ret != 0) {
|
2008-10-10 11:06:22 -06:00
|
|
|
free(dmah, DRM_MEM_DMA);
|
2008-09-06 19:08:33 -06:00
|
|
|
return ENOMEM;
|
|
|
|
}
|
|
|
|
|
|
|
|
flags = BUS_DMA_NOWAIT | BUS_DMA_ZERO;
|
|
|
|
if (gart_info->gart_reg_if == DRM_ATI_GART_IGP)
|
|
|
|
flags |= BUS_DMA_NOCACHE;
|
|
|
|
|
|
|
|
ret = bus_dmamem_alloc(dmah->tag, &dmah->vaddr, flags, &dmah->map);
|
|
|
|
if (ret != 0) {
|
|
|
|
bus_dma_tag_destroy(dmah->tag);
|
2008-10-10 11:06:22 -06:00
|
|
|
free(dmah, DRM_MEM_DMA);
|
2008-09-06 19:08:33 -06:00
|
|
|
return ENOMEM;
|
|
|
|
}
|
2008-09-06 16:37:06 -06:00
|
|
|
DRM_LOCK();
|
2008-09-06 19:08:33 -06:00
|
|
|
|
|
|
|
ret = bus_dmamap_load(dmah->tag, dmah->map, dmah->vaddr,
|
|
|
|
gart_info->table_size, drm_ati_alloc_pcigart_table_cb, dmah, 0);
|
|
|
|
if (ret != 0) {
|
|
|
|
bus_dmamem_free(dmah->tag, dmah->vaddr, dmah->map);
|
|
|
|
bus_dma_tag_destroy(dmah->tag);
|
2008-10-10 11:06:22 -06:00
|
|
|
free(dmah, DRM_MEM_DMA);
|
2008-06-04 13:04:41 -06:00
|
|
|
return ENOMEM;
|
2008-09-06 19:08:33 -06:00
|
|
|
}
|
2008-06-04 13:04:41 -06:00
|
|
|
|
2008-09-06 16:37:06 -06:00
|
|
|
dev->sg->dmah = dmah;
|
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-09-06 19:08:33 -06:00
|
|
|
static void
|
|
|
|
drm_ati_free_pcigart_table(struct drm_device *dev,
|
|
|
|
struct drm_ati_pcigart_info *gart_info)
|
2008-06-04 13:04:41 -06:00
|
|
|
{
|
2008-09-06 19:08:33 -06:00
|
|
|
struct drm_dma_handle *dmah = dev->sg->dmah;
|
|
|
|
|
|
|
|
bus_dmamem_free(dmah->tag, dmah->vaddr, dmah->map);
|
|
|
|
bus_dma_tag_destroy(dmah->tag);
|
2008-10-10 11:06:22 -06:00
|
|
|
free(dmah, DRM_MEM_DMA);
|
2008-06-04 13:04:41 -06:00
|
|
|
dev->sg->dmah = NULL;
|
|
|
|
}
|
|
|
|
|
2008-09-06 19:08:33 -06:00
|
|
|
int
|
|
|
|
drm_ati_pcigart_cleanup(struct drm_device *dev,
|
|
|
|
struct drm_ati_pcigart_info *gart_info)
|
2008-06-04 13:04:41 -06:00
|
|
|
{
|
|
|
|
/* we need to support large memory configurations */
|
|
|
|
if (dev->sg == NULL) {
|
|
|
|
DRM_ERROR("no scatter/gather memory!\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (gart_info->bus_addr) {
|
|
|
|
if (gart_info->gart_table_location == DRM_ATI_GART_MAIN) {
|
|
|
|
gart_info->bus_addr = 0;
|
|
|
|
if (dev->sg->dmah)
|
|
|
|
drm_ati_free_pcigart_table(dev, gart_info);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
2002-01-27 11:23:04 -07:00
|
|
|
|
2008-09-06 19:08:33 -06:00
|
|
|
int
|
|
|
|
drm_ati_pcigart_init(struct drm_device *dev,
|
|
|
|
struct drm_ati_pcigart_info *gart_info)
|
2002-01-27 11:23:04 -07:00
|
|
|
{
|
2008-06-04 13:04:41 -06:00
|
|
|
void *address = NULL;
|
2002-01-27 11:23:04 -07:00
|
|
|
unsigned long pages;
|
2008-06-04 13:04:41 -06:00
|
|
|
u32 *pci_gart, page_base;
|
|
|
|
dma_addr_t bus_address = 0;
|
2008-09-06 19:08:33 -06:00
|
|
|
dma_addr_t entry_addr;
|
2008-06-04 13:04:41 -06:00
|
|
|
int i, j, ret = 0;
|
|
|
|
int max_pages;
|
2002-01-27 11:23:04 -07:00
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
/* we need to support large memory configurations */
|
2005-04-25 23:19:11 -06:00
|
|
|
if (dev->sg == NULL) {
|
2008-06-04 13:04:41 -06:00
|
|
|
DRM_ERROR("no scatter/gather memory!\n");
|
|
|
|
goto done;
|
2002-01-27 11:23:04 -07:00
|
|
|
}
|
|
|
|
|
2005-11-07 19:38:01 -07:00
|
|
|
if (gart_info->gart_table_location == DRM_ATI_GART_MAIN) {
|
2008-06-04 13:04:41 -06:00
|
|
|
DRM_DEBUG("PCI: no table in VRAM: using normal RAM\n");
|
|
|
|
|
|
|
|
ret = drm_ati_alloc_pcigart_table(dev, gart_info);
|
|
|
|
if (ret) {
|
|
|
|
DRM_ERROR("cannot allocate PCI GART page!\n");
|
|
|
|
goto done;
|
2005-11-07 19:38:01 -07:00
|
|
|
}
|
2008-06-04 13:04:41 -06:00
|
|
|
|
|
|
|
address = (void *)dev->sg->dmah->vaddr;
|
|
|
|
bus_address = dev->sg->dmah->busaddr;
|
2005-11-07 19:38:01 -07:00
|
|
|
} else {
|
2008-06-04 13:04:41 -06:00
|
|
|
address = gart_info->addr;
|
|
|
|
bus_address = gart_info->bus_addr;
|
|
|
|
DRM_DEBUG("PCI: Gart Table: VRAM %08X mapped at %08lX\n",
|
|
|
|
(unsigned int)bus_address, (unsigned long)address);
|
2002-01-27 11:23:04 -07:00
|
|
|
}
|
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
pci_gart = (u32 *) address;
|
2002-01-27 11:23:04 -07:00
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
max_pages = (gart_info->table_size / sizeof(u32));
|
|
|
|
pages = (dev->sg->pages <= max_pages)
|
|
|
|
? dev->sg->pages : max_pages;
|
|
|
|
|
|
|
|
memset(pci_gart, 0, max_pages * sizeof(u32));
|
2002-01-27 11:23:04 -07:00
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
KASSERT(PAGE_SIZE >= ATI_PCIGART_PAGE_SIZE, ("page size too small"));
|
2002-01-27 11:23:04 -07:00
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
for (i = 0; i < pages; i++) {
|
|
|
|
entry_addr = dev->sg->busaddr[i];
|
2002-01-27 11:23:04 -07:00
|
|
|
for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
|
2008-06-04 13:04:41 -06:00
|
|
|
page_base = (u32) entry_addr & ATI_PCIGART_PAGE_MASK;
|
2007-05-15 14:35:33 -06:00
|
|
|
switch(gart_info->gart_reg_if) {
|
|
|
|
case DRM_ATI_GART_IGP:
|
2008-09-06 19:08:33 -06:00
|
|
|
page_base |=
|
|
|
|
(upper_32_bits(entry_addr) & 0xff) << 4;
|
2008-06-04 13:04:41 -06:00
|
|
|
page_base |= 0xc;
|
2007-05-15 14:35:33 -06:00
|
|
|
break;
|
|
|
|
case DRM_ATI_GART_PCIE:
|
2008-06-04 13:04:41 -06:00
|
|
|
page_base >>= 8;
|
2008-09-06 19:08:33 -06:00
|
|
|
page_base |=
|
|
|
|
(upper_32_bits(entry_addr) & 0xff) << 24;
|
2008-06-04 13:04:41 -06:00
|
|
|
page_base |= ATI_PCIE_READ | ATI_PCIE_WRITE;
|
2007-05-15 14:35:33 -06:00
|
|
|
break;
|
|
|
|
default:
|
2008-06-04 13:04:41 -06:00
|
|
|
case DRM_ATI_GART_PCI:
|
2007-05-15 14:35:33 -06:00
|
|
|
break;
|
|
|
|
}
|
2008-06-04 13:04:41 -06:00
|
|
|
*pci_gart = cpu_to_le32(page_base);
|
2005-07-20 15:17:47 -06:00
|
|
|
pci_gart++;
|
2008-06-04 13:04:41 -06:00
|
|
|
entry_addr += ATI_PCIGART_PAGE_SIZE;
|
2002-01-27 11:23:04 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
ret = 1;
|
2005-04-25 23:19:11 -06:00
|
|
|
|
2008-06-04 13:04:41 -06:00
|
|
|
done:
|
|
|
|
gart_info->addr = address;
|
|
|
|
gart_info->bus_addr = bus_address;
|
|
|
|
return ret;
|
2002-01-27 11:23:04 -07:00
|
|
|
}
|