drm/shared-core/i915_dma.c

956 lines
24 KiB
C
Raw Normal View History

2004-06-10 06:45:38 -06:00
/* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
*/
/*
2004-06-10 06:45:38 -06:00
* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
* All Rights Reserved.
2005-06-06 03:18:44 -06:00
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the
* "Software"), to deal in the Software without restriction, including
* without limitation the rights to use, copy, modify, merge, publish,
* distribute, sub license, and/or sell copies of the Software, and to
* permit persons to whom the Software is furnished to do so, subject to
* the following conditions:
*
* The above copyright notice and this permission notice (including the
* next paragraph) shall be included in all copies or substantial portions
* of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*
*/
2004-06-10 06:45:38 -06:00
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
#define IS_I965G(dev) (dev->pci_device == 0x2972 || \
dev->pci_device == 0x2982 || \
dev->pci_device == 0x2992 || \
2007-02-13 01:20:45 -07:00
dev->pci_device == 0x29A2 || \
dev->pci_device == 0x2A02)
2004-06-10 06:45:38 -06:00
/* Really want an OS-independent resettable timer. Would like to have
* this loop run for (eg) 3 sec, but have the timer reset every time
* the head pointer changes, so that EBUSY only happens if the ring
* actually stalls for (eg) 3 seconds.
*/
2004-08-27 03:14:30 -06:00
int i915_wait_ring(drm_device_t * dev, int n, const char *caller)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
2004-06-10 06:45:38 -06:00
u32 last_head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
int i;
2004-08-27 03:14:30 -06:00
for (i = 0; i < 10000; i++) {
2004-06-10 06:45:38 -06:00
ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
2004-08-27 03:14:30 -06:00
ring->space = ring->head - (ring->tail + 8);
if (ring->space < 0)
ring->space += ring->Size;
if (ring->space >= n)
2004-06-10 06:45:38 -06:00
return 0;
2004-08-27 03:14:30 -06:00
2004-06-10 06:45:38 -06:00
dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
2004-08-27 03:14:30 -06:00
if (ring->head != last_head)
2004-06-10 06:45:38 -06:00
i = 0;
last_head = ring->head;
DRM_UDELAY(1);
2004-06-10 06:45:38 -06:00
}
return DRM_ERR(EBUSY);
}
2004-08-27 03:14:30 -06:00
void i915_kernel_lost_context(drm_device_t * dev)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
ring->head = I915_READ(LP_RING + RING_HEAD) & HEAD_ADDR;
ring->tail = I915_READ(LP_RING + RING_TAIL) & TAIL_ADDR;
ring->space = ring->head - (ring->tail + 8);
if (ring->space < 0)
ring->space += ring->Size;
2004-06-10 06:45:38 -06:00
if (ring->head == ring->tail)
dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
}
static int i915_dma_cleanup(drm_device_t * dev)
2004-06-10 06:45:38 -06:00
{
/* Make sure interrupts are disabled here because the uninstall ioctl
* may not have been called from userspace and after dev_private
* is freed, it's too late.
*/
2004-08-27 03:14:30 -06:00
if (dev->irq)
drm_irq_uninstall(dev);
2004-06-10 06:45:38 -06:00
if (dev->dev_private) {
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv =
(drm_i915_private_t *) dev->dev_private;
if (dev_priv->ring.virtual_start) {
drm_core_ioremapfree(&dev_priv->ring.map, dev);
2004-06-10 06:45:38 -06:00
}
if (dev_priv->status_page_dmah) {
drm_pci_free(dev, dev_priv->status_page_dmah);
2004-08-27 03:14:30 -06:00
/* Need to rewrite hardware status page */
I915_WRITE(0x02080, 0x1ffff000);
2004-06-10 06:45:38 -06:00
}
drm_free(dev->dev_private, sizeof(drm_i915_private_t),
DRM_MEM_DRIVER);
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
dev->dev_private = NULL;
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
return 0;
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
static int i915_initialize(drm_device_t * dev,
drm_i915_private_t * dev_priv,
drm_i915_init_t * init)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
memset(dev_priv, 0, sizeof(drm_i915_private_t));
2004-06-10 06:45:38 -06:00
dev_priv->sarea = drm_getsarea(dev);
2004-08-27 03:14:30 -06:00
if (!dev_priv->sarea) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("can not find sarea!\n");
dev->dev_private = (void *)dev_priv;
i915_dma_cleanup(dev);
2004-06-10 06:45:38 -06:00
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
2004-08-17 07:10:05 -06:00
dev_priv->mmio_map = drm_core_findmap(dev, init->mmio_offset);
2004-08-27 03:14:30 -06:00
if (!dev_priv->mmio_map) {
2004-06-10 06:45:38 -06:00
dev->dev_private = (void *)dev_priv;
i915_dma_cleanup(dev);
2004-06-10 06:45:38 -06:00
DRM_ERROR("can not find mmio map!\n");
return DRM_ERR(EINVAL);
}
dev_priv->sarea_priv = (drm_i915_sarea_t *)
2004-08-27 03:14:30 -06:00
((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
dev_priv->ring.Start = init->ring_start;
dev_priv->ring.End = init->ring_end;
dev_priv->ring.Size = init->ring_size;
dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
2004-06-10 06:45:38 -06:00
dev_priv->ring.map.offset = init->ring_start;
dev_priv->ring.map.size = init->ring_size;
dev_priv->ring.map.type = 0;
dev_priv->ring.map.flags = 0;
dev_priv->ring.map.mtrr = 0;
2004-08-27 03:14:30 -06:00
drm_core_ioremap(&dev_priv->ring.map, dev);
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
if (dev_priv->ring.map.handle == NULL) {
dev->dev_private = (void *)dev_priv;
i915_dma_cleanup(dev);
DRM_ERROR("can not ioremap virtual address for"
2004-06-10 06:45:38 -06:00
" ring buffer\n");
2004-08-27 03:14:30 -06:00
return DRM_ERR(ENOMEM);
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
dev_priv->cpp = init->cpp;
dev_priv->sarea_priv->pf_current_page = 0;
2004-06-10 06:45:38 -06:00
/* We are using separate values as placeholders for mechanisms for
* private backbuffer/depthbuffer usage.
*/
dev_priv->use_mi_batchbuffer_start = 0;
/* Allow hardware batchbuffers unless told otherwise.
*/
dev_priv->allow_batchbuffer = 1;
2004-08-27 03:14:30 -06:00
/* Program Hardware Status Page */
dev_priv->status_page_dmah = drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE,
0xffffffff);
2004-06-10 06:45:38 -06:00
if (!dev_priv->status_page_dmah) {
2004-06-10 06:45:38 -06:00
dev->dev_private = (void *)dev_priv;
i915_dma_cleanup(dev);
2004-06-10 06:45:38 -06:00
DRM_ERROR("Can not allocate hardware status page\n");
return DRM_ERR(ENOMEM);
}
dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
2004-08-27 03:14:30 -06:00
memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
2004-06-10 06:45:38 -06:00
DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
2004-08-27 03:14:30 -06:00
I915_WRITE(0x02080, dev_priv->dma_status_page);
2004-06-10 06:45:38 -06:00
DRM_DEBUG("Enabled hardware status page\n");
dev->dev_private = (void *)dev_priv;
2004-08-27 03:14:30 -06:00
return 0;
2004-06-10 06:45:38 -06:00
}
static int i915_dma_resume(drm_device_t * dev)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
DRM_DEBUG("%s\n", __FUNCTION__);
if (!dev_priv->sarea) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("can not find sarea!\n");
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
if (!dev_priv->mmio_map) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("can not find mmio map!\n");
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
if (dev_priv->ring.map.handle == NULL) {
DRM_ERROR("can not ioremap virtual address for"
2004-06-10 06:45:38 -06:00
" ring buffer\n");
2004-08-27 03:14:30 -06:00
return DRM_ERR(ENOMEM);
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
/* Program Hardware Status Page */
if (!dev_priv->hw_status_page) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("Can not find hardware status page\n");
return DRM_ERR(EINVAL);
}
DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
2004-08-27 03:14:30 -06:00
I915_WRITE(0x02080, dev_priv->dma_status_page);
2004-06-10 06:45:38 -06:00
DRM_DEBUG("Enabled hardware status page\n");
2004-08-27 03:14:30 -06:00
return 0;
2004-06-10 06:45:38 -06:00
}
static int i915_dma_init(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv;
drm_i915_init_t init;
int retcode = 0;
DRM_COPY_FROM_USER_IOCTL(init, (drm_i915_init_t __user *) data,
sizeof(init));
switch (init.func) {
case I915_INIT_DMA:
dev_priv = drm_alloc(sizeof(drm_i915_private_t),
DRM_MEM_DRIVER);
2004-08-27 03:14:30 -06:00
if (dev_priv == NULL)
return DRM_ERR(ENOMEM);
retcode = i915_initialize(dev, dev_priv, &init);
break;
case I915_CLEANUP_DMA:
retcode = i915_dma_cleanup(dev);
break;
case I915_RESUME_DMA:
retcode = i915_dma_resume(dev);
2004-08-27 03:14:30 -06:00
break;
default:
2006-12-19 03:48:18 -07:00
retcode = DRM_ERR(EINVAL);
2004-08-27 03:14:30 -06:00
break;
}
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
return retcode;
}
2004-06-10 06:45:38 -06:00
/* Implement basically the same security restrictions as hardware does
* for MI_BATCH_NON_SECURE. These can be made stricter at any time.
*
* Most of the calculations below involve calculating the size of a
* particular instruction. It's important to get the size right as
* that tells us where the next instruction to check is. Any illegal
* instruction detected will be given a size of zero, which is a
* signal to abort the rest of the buffer.
*/
2004-08-27 03:14:30 -06:00
static int do_validate_cmd(int cmd)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
switch (((cmd >> 29) & 0x7)) {
2004-06-10 06:45:38 -06:00
case 0x0:
2004-08-27 03:14:30 -06:00
switch ((cmd >> 23) & 0x3f) {
case 0x0:
return 1; /* MI_NOOP */
case 0x4:
return 1; /* MI_FLUSH */
default:
return 0; /* disallow everything else */
2004-06-10 06:45:38 -06:00
}
break;
2004-08-27 03:14:30 -06:00
case 0x1:
2004-06-10 06:45:38 -06:00
return 0; /* reserved */
2004-08-27 03:14:30 -06:00
case 0x2:
return (cmd & 0xff) + 2; /* 2d commands */
2004-06-10 06:45:38 -06:00
case 0x3:
2004-08-27 03:14:30 -06:00
if (((cmd >> 24) & 0x1f) <= 0x18)
2004-06-10 06:45:38 -06:00
return 1;
2004-08-27 03:14:30 -06:00
switch ((cmd >> 24) & 0x1f) {
case 0x1c:
2004-06-10 06:45:38 -06:00
return 1;
case 0x1d:
2004-08-27 03:14:30 -06:00
switch ((cmd >> 16) & 0xff) {
case 0x3:
return (cmd & 0x1f) + 2;
2004-08-27 03:14:30 -06:00
case 0x4:
return (cmd & 0xf) + 2;
2004-08-27 03:14:30 -06:00
default:
return (cmd & 0xffff) + 2;
}
2004-08-27 03:14:30 -06:00
case 0x1e:
if (cmd & (1 << 23))
2004-06-10 06:45:38 -06:00
return (cmd & 0xffff) + 1;
else
return 1;
case 0x1f:
2004-08-27 03:14:30 -06:00
if ((cmd & (1 << 23)) == 0) /* inline vertices */
2004-06-10 06:45:38 -06:00
return (cmd & 0x1ffff) + 2;
2004-08-27 03:14:30 -06:00
else if (cmd & (1 << 17)) /* indirect random */
2004-06-10 06:45:38 -06:00
if ((cmd & 0xffff) == 0)
2004-08-27 03:14:30 -06:00
return 0; /* unknown length, too hard */
2004-06-10 06:45:38 -06:00
else
return (((cmd & 0xffff) + 1) / 2) + 1;
else
2004-08-27 03:14:30 -06:00
return 2; /* indirect sequential */
default:
2004-06-10 06:45:38 -06:00
return 0;
}
default:
return 0;
}
return 0;
}
2004-08-27 03:14:30 -06:00
static int validate_cmd(int cmd)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
int ret = do_validate_cmd(cmd);
2004-06-10 06:45:38 -06:00
/* printk("validate_cmd( %x ): %d\n", cmd, ret); */
return ret;
}
2004-08-27 03:14:30 -06:00
static int i915_emit_cmds(drm_device_t * dev, int __user * buffer, int dwords)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
2004-06-10 06:45:38 -06:00
int i;
RING_LOCALS;
if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
return DRM_ERR(EINVAL);
BEGIN_LP_RING((dwords+1)&~1);
2004-08-27 03:14:30 -06:00
for (i = 0; i < dwords;) {
2004-06-10 06:45:38 -06:00
int cmd, sz;
2006-12-19 03:48:18 -07:00
if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
return DRM_ERR(EINVAL);
2006-12-19 03:48:18 -07:00
2004-08-27 03:14:30 -06:00
if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
return DRM_ERR(EINVAL);
2004-06-10 06:45:38 -06:00
OUT_RING(cmd);
while (++i, --sz) {
2004-08-27 03:14:30 -06:00
if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
sizeof(cmd))) {
return DRM_ERR(EINVAL);
2004-06-10 06:45:38 -06:00
}
OUT_RING(cmd);
}
}
if (dwords & 1)
OUT_RING(0);
2004-06-10 06:45:38 -06:00
ADVANCE_LP_RING();
2004-06-10 06:45:38 -06:00
return 0;
}
2004-08-27 03:14:30 -06:00
static int i915_emit_box(drm_device_t * dev,
drm_clip_rect_t __user * boxes,
int i, int DR1, int DR4)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
drm_clip_rect_t box;
RING_LOCALS;
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
2006-12-19 03:48:18 -07:00
return DRM_ERR(EFAULT);
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("Bad box %d,%d..%d,%d\n",
box.x1, box.y1, box.x2, box.y2);
return DRM_ERR(EINVAL);
}
if (IS_I965G(dev)) {
BEGIN_LP_RING(4);
OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
OUT_RING(DR4);
ADVANCE_LP_RING();
} else {
BEGIN_LP_RING(6);
OUT_RING(GFX_OP_DRAWRECT_INFO);
OUT_RING(DR1);
OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
OUT_RING(DR4);
OUT_RING(0);
ADVANCE_LP_RING();
}
2004-08-27 03:14:30 -06:00
2004-06-10 06:45:38 -06:00
return 0;
}
/* XXX: Emitting the counter should really be moved to part of the IRQ
* emit. For now, do it in both places:
*/
2007-02-02 09:23:42 -07:00
void i915_emit_breadcrumb(drm_device_t *dev)
{
drm_i915_private_t *dev_priv = dev->dev_private;
RING_LOCALS;
dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
2007-02-02 09:23:42 -07:00
if (dev_priv->counter > 0x7FFFFFFFUL)
dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
BEGIN_LP_RING(4);
OUT_RING(CMD_STORE_DWORD_IDX);
OUT_RING(20);
OUT_RING(dev_priv->counter);
OUT_RING(0);
ADVANCE_LP_RING();
}
2006-08-31 13:42:29 -06:00
int i915_emit_mi_flush(drm_device_t *dev, uint32_t flush)
{
drm_i915_private_t *dev_priv = dev->dev_private;
uint32_t flush_cmd = CMD_MI_FLUSH;
RING_LOCALS;
flush_cmd |= flush;
i915_kernel_lost_context(dev);
BEGIN_LP_RING(4);
OUT_RING(flush_cmd);
OUT_RING(0);
OUT_RING(0);
OUT_RING(0);
ADVANCE_LP_RING();
return 0;
}
2004-08-27 03:14:30 -06:00
static int i915_dispatch_cmdbuffer(drm_device_t * dev,
drm_i915_cmdbuffer_t * cmd)
2004-06-10 06:45:38 -06:00
{
2007-02-02 09:23:42 -07:00
drm_i915_private_t *dev_priv = dev->dev_private;
2004-08-27 03:14:30 -06:00
int nbox = cmd->num_cliprects;
2004-06-10 06:45:38 -06:00
int i = 0, count, ret;
if (cmd->sz & 0x3) {
DRM_ERROR("alignment");
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
i915_kernel_lost_context(dev);
2004-06-10 06:45:38 -06:00
count = nbox ? nbox : 1;
2004-08-27 03:14:30 -06:00
for (i = 0; i < count; i++) {
2004-06-10 06:45:38 -06:00
if (i < nbox) {
2004-08-27 03:14:30 -06:00
ret = i915_emit_box(dev, cmd->cliprects, i,
cmd->DR1, cmd->DR4);
if (ret)
2004-06-10 06:45:38 -06:00
return ret;
}
2004-08-27 03:14:30 -06:00
ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
if (ret)
2004-06-10 06:45:38 -06:00
return ret;
}
i915_emit_breadcrumb( dev );
2007-02-02 09:23:42 -07:00
#ifdef I915_HAVE_FENCE
drm_fence_flush_old(dev, 0, dev_priv->counter);
#endif
2004-06-10 06:45:38 -06:00
return 0;
}
2004-08-27 03:14:30 -06:00
static int i915_dispatch_batchbuffer(drm_device_t * dev,
drm_i915_batchbuffer_t * batch)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
drm_clip_rect_t __user *boxes = batch->cliprects;
int nbox = batch->num_cliprects;
2004-06-10 06:45:38 -06:00
int i = 0, count;
2004-08-27 03:14:30 -06:00
RING_LOCALS;
2004-06-10 06:45:38 -06:00
if ((batch->start | batch->used) & 0x7) {
DRM_ERROR("alignment");
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
i915_kernel_lost_context(dev);
2004-06-10 06:45:38 -06:00
count = nbox ? nbox : 1;
2004-08-27 03:14:30 -06:00
for (i = 0; i < count; i++) {
2004-06-10 06:45:38 -06:00
if (i < nbox) {
2004-08-27 03:14:30 -06:00
int ret = i915_emit_box(dev, boxes, i,
batch->DR1, batch->DR4);
if (ret)
2004-06-10 06:45:38 -06:00
return ret;
}
if (dev_priv->use_mi_batchbuffer_start) {
BEGIN_LP_RING(2);
2004-08-27 03:14:30 -06:00
OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
OUT_RING(batch->start | MI_BATCH_NON_SECURE);
2004-06-10 06:45:38 -06:00
ADVANCE_LP_RING();
2004-08-27 03:14:30 -06:00
} else {
2004-06-10 06:45:38 -06:00
BEGIN_LP_RING(4);
2004-08-27 03:14:30 -06:00
OUT_RING(MI_BATCH_BUFFER);
OUT_RING(batch->start | MI_BATCH_NON_SECURE);
OUT_RING(batch->start + batch->used - 4);
OUT_RING(0);
2004-06-10 06:45:38 -06:00
ADVANCE_LP_RING();
}
}
i915_emit_breadcrumb( dev );
2007-02-02 09:23:42 -07:00
#ifdef I915_HAVE_FENCE
drm_fence_flush_old(dev, 0, dev_priv->counter);
#endif
2004-06-10 06:45:38 -06:00
return 0;
}
static void i915_do_dispatch_flip(drm_device_t * dev, int pipe, int sync)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
u32 num_pages, current_page, next_page, dspbase;
int shift = 2 * pipe, x, y;
2004-06-10 06:45:38 -06:00
RING_LOCALS;
/* Calculate display base offset */
num_pages = dev_priv->sarea_priv->third_handle ? 3 : 2;
current_page = (dev_priv->sarea_priv->pf_current_page >> shift) & 0x3;
next_page = (current_page + 1) % num_pages;
switch (next_page) {
default:
case 0:
dspbase = dev_priv->sarea_priv->front_offset;
break;
case 1:
dspbase = dev_priv->sarea_priv->back_offset;
break;
case 2:
dspbase = dev_priv->sarea_priv->third_offset;
break;
}
if (pipe == 0) {
x = dev_priv->sarea_priv->pipeA_x;
y = dev_priv->sarea_priv->pipeA_y;
} else {
x = dev_priv->sarea_priv->pipeB_x;
y = dev_priv->sarea_priv->pipeB_y;
}
dspbase += (y * dev_priv->sarea_priv->pitch + x) * dev_priv->cpp;
DRM_DEBUG("pipe=%d current_page=%d dspbase=0x%x\n", pipe, current_page,
dspbase);
BEGIN_LP_RING(4);
OUT_RING(sync ? 0 :
(MI_WAIT_FOR_EVENT | (pipe ? MI_WAIT_FOR_PLANE_B_FLIP :
MI_WAIT_FOR_PLANE_A_FLIP)));
OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | (sync ? 0 : ASYNC_FLIP) |
(pipe ? DISPLAY_PLANE_B : DISPLAY_PLANE_A));
OUT_RING(dev_priv->sarea_priv->pitch * dev_priv->cpp);
OUT_RING(dspbase);
ADVANCE_LP_RING();
dev_priv->sarea_priv->pf_current_page &= ~(0x3 << shift);
dev_priv->sarea_priv->pf_current_page |= next_page << shift;
}
void i915_dispatch_flip(drm_device_t * dev, int pipes, int sync)
{
drm_i915_private_t *dev_priv = dev->dev_private;
int i;
DRM_DEBUG("%s: pipes=0x%x pfCurrentPage=%d\n",
2004-08-27 03:14:30 -06:00
__FUNCTION__,
pipes, dev_priv->sarea_priv->pf_current_page);
2004-06-10 06:45:38 -06:00
i915_emit_mi_flush(dev, MI_READ_FLUSH | MI_EXE_FLUSH);
for (i = 0; i < 2; i++)
if (pipes & (1 << i))
i915_do_dispatch_flip(dev, i, sync);
2004-06-10 06:45:38 -06:00
2007-02-02 09:23:42 -07:00
i915_emit_breadcrumb(dev);
#ifdef I915_HAVE_FENCE
if (!sync)
drm_fence_flush_old(dev, 0, dev_priv->counter);
#endif
2004-06-10 06:45:38 -06:00
}
2004-08-27 03:14:30 -06:00
static int i915_quiescent(drm_device_t * dev)
2004-06-10 06:45:38 -06:00
{
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
i915_kernel_lost_context(dev);
return i915_wait_ring(dev, dev_priv->ring.Size - 8, __FUNCTION__);
2004-06-10 06:45:38 -06:00
}
static int i915_flush_ioctl(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
LOCK_TEST_WITH_RETURN(dev, filp);
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
return i915_quiescent(dev);
2004-06-10 06:45:38 -06:00
}
static int i915_batchbuffer(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
dev_priv->sarea_priv;
2004-06-10 06:45:38 -06:00
drm_i915_batchbuffer_t batch;
int ret;
if (!dev_priv->allow_batchbuffer) {
DRM_ERROR("Batchbuffer ioctl disabled\n");
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
DRM_COPY_FROM_USER_IOCTL(batch, (drm_i915_batchbuffer_t __user *) data,
sizeof(batch));
2004-06-10 06:45:38 -06:00
DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
batch.start, batch.used, batch.num_cliprects);
LOCK_TEST_WITH_RETURN(dev, filp);
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
if (batch.num_cliprects && DRM_VERIFYAREA_READ(batch.cliprects,
2004-06-10 06:45:38 -06:00
batch.num_cliprects *
sizeof(drm_clip_rect_t)))
return DRM_ERR(EFAULT);
2004-08-27 03:14:30 -06:00
ret = i915_dispatch_batchbuffer(dev, &batch);
2004-06-10 06:45:38 -06:00
2007-04-01 00:30:52 -06:00
sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
2004-06-10 06:45:38 -06:00
return ret;
}
static int i915_cmdbuffer(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
2004-08-27 03:14:30 -06:00
drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
dev_priv->sarea_priv;
2004-06-10 06:45:38 -06:00
drm_i915_cmdbuffer_t cmdbuf;
int ret;
2004-08-27 03:14:30 -06:00
DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_i915_cmdbuffer_t __user *) data,
sizeof(cmdbuf));
2004-06-10 06:45:38 -06:00
DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
cmdbuf.buf, cmdbuf.sz, cmdbuf.num_cliprects);
LOCK_TEST_WITH_RETURN(dev, filp);
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
if (cmdbuf.num_cliprects &&
DRM_VERIFYAREA_READ(cmdbuf.cliprects,
2004-06-10 06:45:38 -06:00
cmdbuf.num_cliprects *
sizeof(drm_clip_rect_t))) {
DRM_ERROR("Fault accessing cliprects\n");
return DRM_ERR(EFAULT);
}
2004-08-27 03:14:30 -06:00
ret = i915_dispatch_cmdbuffer(dev, &cmdbuf);
2004-06-10 06:45:38 -06:00
if (ret) {
DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
return ret;
}
2007-04-01 00:30:52 -06:00
sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
2004-06-10 06:45:38 -06:00
return 0;
}
static int i915_do_cleanup_pageflip(drm_device_t * dev)
2004-06-10 06:45:38 -06:00
{
drm_i915_private_t *dev_priv = dev->dev_private;
int i, pipes, num_pages = dev_priv->sarea_priv->third_handle ? 3 : 2;
2004-06-10 06:45:38 -06:00
DRM_DEBUG("%s\n", __FUNCTION__);
for (i = 0, pipes = 0; i < 2; i++)
if (dev_priv->sarea_priv->pf_current_page & (0x3 << (2 * i))) {
dev_priv->sarea_priv->pf_current_page =
(dev_priv->sarea_priv->pf_current_page &
~(0x3 << (2 * i))) | (num_pages - 1) << (2 * i);
pipes |= 1 << i;
}
if (pipes)
i915_dispatch_flip(dev, pipes, 0);
2004-06-10 06:45:38 -06:00
return 0;
}
static int i915_flip_bufs(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
drm_i915_flip_t param;
2004-06-10 06:45:38 -06:00
DRM_DEBUG("%s\n", __FUNCTION__);
LOCK_TEST_WITH_RETURN(dev, filp);
2004-06-10 06:45:38 -06:00
DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_flip_t __user *) data,
sizeof(param));
if (param.pipes & ~0x3) {
DRM_ERROR("Invalid pipes 0x%x, only <= 0x3 is valid\n",
param.pipes);
return DRM_ERR(EINVAL);
}
i915_dispatch_flip(dev, param.pipes, 0);
return 0;
2004-06-10 06:45:38 -06:00
}
2006-08-31 13:42:29 -06:00
static int i915_getparam(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
drm_i915_private_t *dev_priv = dev->dev_private;
drm_i915_getparam_t param;
int value;
2004-08-27 03:14:30 -06:00
if (!dev_priv) {
DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
2004-06-10 06:45:38 -06:00
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_getparam_t __user *) data,
2004-06-10 06:45:38 -06:00
sizeof(param));
2004-08-27 03:14:30 -06:00
switch (param.param) {
2004-06-10 06:45:38 -06:00
case I915_PARAM_IRQ_ACTIVE:
value = dev->irq ? 1 : 0;
break;
case I915_PARAM_ALLOW_BATCHBUFFER:
value = dev_priv->allow_batchbuffer ? 1 : 0;
break;
case I915_PARAM_LAST_DISPATCH:
value = READ_BREADCRUMB(dev_priv);
break;
2004-06-10 06:45:38 -06:00
default:
DRM_ERROR("Unknown parameter %d\n", param.param);
2004-06-10 06:45:38 -06:00
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
if (DRM_COPY_TO_USER(param.value, &value, sizeof(int))) {
2004-06-10 06:45:38 -06:00
DRM_ERROR("DRM_COPY_TO_USER failed\n");
return DRM_ERR(EFAULT);
}
2004-08-27 03:14:30 -06:00
2004-06-10 06:45:38 -06:00
return 0;
}
static int i915_setparam(DRM_IOCTL_ARGS)
2004-06-10 06:45:38 -06:00
{
DRM_DEVICE;
drm_i915_private_t *dev_priv = dev->dev_private;
drm_i915_setparam_t param;
2004-08-27 03:14:30 -06:00
if (!dev_priv) {
DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
2004-06-10 06:45:38 -06:00
return DRM_ERR(EINVAL);
}
2004-08-27 03:14:30 -06:00
DRM_COPY_FROM_USER_IOCTL(param, (drm_i915_setparam_t __user *) data,
sizeof(param));
2004-06-10 06:45:38 -06:00
2004-08-27 03:14:30 -06:00
switch (param.param) {
2004-06-10 06:45:38 -06:00
case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
dev_priv->use_mi_batchbuffer_start = param.value;
break;
case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
dev_priv->tex_lru_log_granularity = param.value;
break;
case I915_SETPARAM_ALLOW_BATCHBUFFER:
dev_priv->allow_batchbuffer = param.value;
break;
default:
DRM_ERROR("unknown parameter %d\n", param.param);
return DRM_ERR(EINVAL);
}
return 0;
}
2004-08-17 07:10:05 -06:00
drm_i915_mmio_entry_t mmio_table[] = {
[MMIO_REGS_PS_DEPTH_COUNT] = {
I915_MMIO_MAY_READ|I915_MMIO_MAY_WRITE,
0x2350,
8
}
};
static int mmio_table_size = sizeof(mmio_table)/sizeof(drm_i915_mmio_entry_t);
static int i915_mmio(DRM_IOCTL_ARGS)
{
char buf[32];
DRM_DEVICE;
drm_i915_private_t *dev_priv = dev->dev_private;
drm_i915_mmio_entry_t *e;
drm_i915_mmio_t mmio;
void __iomem *base;
if (!dev_priv) {
DRM_ERROR("%s called with no initialization\n", __FUNCTION__);
return DRM_ERR(EINVAL);
}
DRM_COPY_FROM_USER_IOCTL(mmio, (drm_i915_mmio_t __user *) data,
sizeof(mmio));
if (mmio.reg >= mmio_table_size)
return DRM_ERR(EINVAL);
e = &mmio_table[mmio.reg];
base = dev_priv->mmio_map->handle + e->offset;
switch (mmio.read_write) {
case I915_MMIO_READ:
if (!(e->flag & I915_MMIO_MAY_READ))
return DRM_ERR(EINVAL);
memcpy_fromio(buf, base, e->size);
if (DRM_COPY_TO_USER(mmio.data, buf, e->size)) {
DRM_ERROR("DRM_COPY_TO_USER failed\n");
return DRM_ERR(EFAULT);
}
break;
case I915_MMIO_WRITE:
if (!(e->flag & I915_MMIO_MAY_WRITE))
return DRM_ERR(EINVAL);
if(DRM_COPY_FROM_USER(buf, mmio.data, e->size)) {
DRM_ERROR("DRM_COPY_TO_USER failed\n");
return DRM_ERR(EFAULT);
}
memcpy_toio(base, buf, e->size);
break;
}
return 0;
}
int i915_driver_load(drm_device_t *dev, unsigned long flags)
{
/* i915 has 4 more counters */
dev->counters += 4;
dev->types[6] = _DRM_STAT_IRQ;
dev->types[7] = _DRM_STAT_PRIMARY;
dev->types[8] = _DRM_STAT_SECONDARY;
dev->types[9] = _DRM_STAT_DMA;
return 0;
}
void i915_driver_lastclose(drm_device_t * dev)
2004-08-17 07:10:05 -06:00
{
2004-08-27 03:14:30 -06:00
if (dev->dev_private) {
2004-08-17 07:10:05 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
i915_do_cleanup_pageflip(dev);
2004-08-27 03:14:30 -06:00
i915_mem_takedown(&(dev_priv->agp_heap));
}
i915_dma_cleanup(dev);
2004-08-17 07:10:05 -06:00
}
void i915_driver_preclose(drm_device_t * dev, DRMFILE filp)
2004-08-17 07:10:05 -06:00
{
2004-08-27 03:14:30 -06:00
if (dev->dev_private) {
2004-08-17 07:10:05 -06:00
drm_i915_private_t *dev_priv = dev->dev_private;
2004-08-27 03:14:30 -06:00
i915_mem_release(dev, filp, dev_priv->agp_heap);
2004-08-17 07:10:05 -06:00
}
}
drm_ioctl_desc_t i915_ioctls[] = {
[DRM_IOCTL_NR(DRM_I915_INIT)] = {i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
[DRM_IOCTL_NR(DRM_I915_FLUSH)] = {i915_flush_ioctl, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_FLIP)] = {i915_flip_bufs, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_BATCHBUFFER)] = {i915_batchbuffer, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_IRQ_EMIT)] = {i915_irq_emit, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_IRQ_WAIT)] = {i915_irq_wait, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_GETPARAM)] = {i915_getparam, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_SETPARAM)] = {i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
[DRM_IOCTL_NR(DRM_I915_ALLOC)] = {i915_mem_alloc, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_FREE)] = {i915_mem_free, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_INIT_HEAP)] = {i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
[DRM_IOCTL_NR(DRM_I915_CMDBUFFER)] = {i915_cmdbuffer, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_DESTROY_HEAP)] = { i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
[DRM_IOCTL_NR(DRM_I915_SET_VBLANK_PIPE)] = { i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY },
[DRM_IOCTL_NR(DRM_I915_GET_VBLANK_PIPE)] = { i915_vblank_pipe_get, DRM_AUTH },
[DRM_IOCTL_NR(DRM_I915_VBLANK_SWAP)] = {i915_vblank_swap, DRM_AUTH},
[DRM_IOCTL_NR(DRM_I915_MMIO)] = {i915_mmio, DRM_AUTH},
};
int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
/**
* Determine if the device really is AGP or not.
*
* All Intel graphics chipsets are treated as AGP, even if they are really
* PCI-e.
*
* \param dev The device to be tested.
*
* \returns
* A value of 1 is always retured to indictate every i9x5 is AGP.
*/
int i915_driver_device_is_agp(drm_device_t * dev)
{
return 1;
}
int i915_driver_firstopen(struct drm_device *dev)
{
#ifdef I915_HAVE_BUFFER
drm_bo_driver_init(dev);
#endif
return 0;
}