amdgpu: update amdgpu_drm.h from drm-next for 5.2
From drm-next commit b4e4538a0ab5079ae5dc401970e11f0ff2ba13a7 Adds support for: - RAS queries - context priority updates - CS chunks support for scheduled dependencies - IB flag for GDS max wave id Signed-off-by: Alex Deucher <alexander.deucher@amd.com>main
parent
4835d74cc1
commit
028cbfff63
|
@ -210,6 +210,9 @@ union drm_amdgpu_bo_list {
|
|||
#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1<<1)
|
||||
/* indicate some job from this context once cause gpu hang */
|
||||
#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1<<2)
|
||||
/* indicate some errors are detected by RAS */
|
||||
#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1<<3)
|
||||
#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1<<4)
|
||||
|
||||
/* Context priority level */
|
||||
#define AMDGPU_CTX_PRIORITY_UNSET -2048
|
||||
|
@ -272,13 +275,14 @@ union drm_amdgpu_vm {
|
|||
|
||||
/* sched ioctl */
|
||||
#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
|
||||
#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
|
||||
|
||||
struct drm_amdgpu_sched_in {
|
||||
/* AMDGPU_SCHED_OP_* */
|
||||
__u32 op;
|
||||
__u32 fd;
|
||||
__s32 priority;
|
||||
__u32 flags;
|
||||
__u32 ctx_id;
|
||||
};
|
||||
|
||||
union drm_amdgpu_sched {
|
||||
|
@ -523,6 +527,7 @@ struct drm_amdgpu_gem_va {
|
|||
#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
|
||||
#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
|
||||
#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
|
||||
#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
|
||||
|
||||
struct drm_amdgpu_cs_chunk {
|
||||
__u32 chunk_id;
|
||||
|
@ -565,6 +570,11 @@ union drm_amdgpu_cs {
|
|||
* caches (L2/vL1/sL1/I$). */
|
||||
#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
|
||||
|
||||
/* Set GDS_COMPUTE_MAX_WAVE_ID = DEFAULT before PACKET3_INDIRECT_BUFFER.
|
||||
* This will reset wave ID counters for the IB.
|
||||
*/
|
||||
#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
|
||||
|
||||
struct drm_amdgpu_cs_chunk_ib {
|
||||
__u32 _pad;
|
||||
/** AMDGPU_IB_FLAG_* */
|
||||
|
@ -673,6 +683,7 @@ struct drm_amdgpu_cs_chunk_data {
|
|||
#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
|
||||
/* Subquery id: Query DMCU firmware version */
|
||||
#define AMDGPU_INFO_FW_DMCU 0x12
|
||||
#define AMDGPU_INFO_FW_TA 0x13
|
||||
/* number of bytes moved for TTM migration */
|
||||
#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
|
||||
/* the used VRAM size */
|
||||
|
@ -726,6 +737,37 @@ struct drm_amdgpu_cs_chunk_data {
|
|||
/* Number of VRAM page faults on CPU access. */
|
||||
#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
|
||||
#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
|
||||
/* query ras mask of enabled features*/
|
||||
#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
|
||||
|
||||
/* RAS MASK: UMC (VRAM) */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
|
||||
/* RAS MASK: SDMA */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
|
||||
/* RAS MASK: GFX */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
|
||||
/* RAS MASK: MMHUB */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
|
||||
/* RAS MASK: ATHUB */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
|
||||
/* RAS MASK: PCIE */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
|
||||
/* RAS MASK: HDP */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
|
||||
/* RAS MASK: XGMI */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
|
||||
/* RAS MASK: DF */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
|
||||
/* RAS MASK: SMN */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
|
||||
/* RAS MASK: SEM */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
|
||||
/* RAS MASK: MP0 */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
|
||||
/* RAS MASK: MP1 */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
|
||||
/* RAS MASK: FUSE */
|
||||
#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
|
||||
|
||||
#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
|
||||
#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
|
||||
|
|
Loading…
Reference in New Issue