2005-01-01 13:22:58 -07:00
|
|
|
/* savage_state.c -- State and drawing support for Savage
|
|
|
|
*
|
|
|
|
* Copyright 2004 Felix Kuehling
|
|
|
|
* All Rights Reserved.
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sub license,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the
|
|
|
|
* next paragraph) shall be included in all copies or substantial portions
|
|
|
|
* of the Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
|
|
|
* NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
|
|
|
|
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
|
|
|
|
* CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
|
|
|
|
* WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
#include "drmP.h"
|
|
|
|
#include "savage_drm.h"
|
|
|
|
#include "savage_drv.h"
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
void savage_emit_clip_rect_s3d(drm_savage_private_t *dev_priv,
|
2007-07-15 19:22:15 -06:00
|
|
|
const struct drm_clip_rect *pbox)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
2005-01-05 16:45:42 -07:00
|
|
|
uint32_t scstart = dev_priv->state.s3d.new_scstart;
|
2007-11-21 23:10:36 -07:00
|
|
|
uint32_t scend = dev_priv->state.s3d.new_scend;
|
2005-01-05 16:45:42 -07:00
|
|
|
scstart = (scstart & ~SAVAGE_SCISSOR_MASK_S3D) |
|
2007-11-04 19:42:22 -07:00
|
|
|
((uint32_t)pbox->x1 & 0x000007ff) |
|
2005-01-05 16:45:42 -07:00
|
|
|
(((uint32_t)pbox->y1 << 16) & 0x07ff0000);
|
2007-11-21 23:10:36 -07:00
|
|
|
scend = (scend & ~SAVAGE_SCISSOR_MASK_S3D) |
|
|
|
|
(((uint32_t)pbox->x2 - 1) & 0x000007ff) |
|
|
|
|
((((uint32_t)pbox->y2 - 1) << 16) & 0x07ff0000);
|
2005-01-05 16:45:42 -07:00
|
|
|
if (scstart != dev_priv->state.s3d.scstart ||
|
|
|
|
scend != dev_priv->state.s3d.scend) {
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_LOCALS;
|
|
|
|
BEGIN_DMA(4);
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_SET_REGISTERS(SAVAGE_SCSTART_S3D, 2);
|
|
|
|
DMA_WRITE(scstart);
|
|
|
|
DMA_WRITE(scend);
|
2005-01-05 16:45:42 -07:00
|
|
|
dev_priv->state.s3d.scstart = scstart;
|
2007-11-21 23:10:36 -07:00
|
|
|
dev_priv->state.s3d.scend = scend;
|
2005-01-09 12:49:21 -07:00
|
|
|
dev_priv->waiting = 1;
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
2005-01-05 16:45:42 -07:00
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
void savage_emit_clip_rect_s4(drm_savage_private_t *dev_priv,
|
2007-07-15 19:22:15 -06:00
|
|
|
const struct drm_clip_rect *pbox)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
2005-01-05 16:45:42 -07:00
|
|
|
uint32_t drawctrl0 = dev_priv->state.s4.new_drawctrl0;
|
|
|
|
uint32_t drawctrl1 = dev_priv->state.s4.new_drawctrl1;
|
|
|
|
drawctrl0 = (drawctrl0 & ~SAVAGE_SCISSOR_MASK_S4) |
|
|
|
|
((uint32_t)pbox->x1 & 0x000007ff) |
|
|
|
|
(((uint32_t)pbox->y1 << 12) & 0x00fff000);
|
|
|
|
drawctrl1 = (drawctrl1 & ~SAVAGE_SCISSOR_MASK_S4) |
|
2007-11-21 23:10:36 -07:00
|
|
|
(((uint32_t)pbox->x2 - 1) & 0x000007ff) |
|
|
|
|
((((uint32_t)pbox->y2 - 1) << 12) & 0x00fff000);
|
2005-01-05 16:45:42 -07:00
|
|
|
if (drawctrl0 != dev_priv->state.s4.drawctrl0 ||
|
|
|
|
drawctrl1 != dev_priv->state.s4.drawctrl1) {
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_LOCALS;
|
|
|
|
BEGIN_DMA(4);
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_SET_REGISTERS(SAVAGE_DRAWCTRL0_S4, 2);
|
|
|
|
DMA_WRITE(drawctrl0);
|
|
|
|
DMA_WRITE(drawctrl1);
|
2005-01-05 16:45:42 -07:00
|
|
|
dev_priv->state.s4.drawctrl0 = drawctrl0;
|
|
|
|
dev_priv->state.s4.drawctrl1 = drawctrl1;
|
2005-01-09 12:49:21 -07:00
|
|
|
dev_priv->waiting = 1;
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
2005-01-05 16:45:42 -07:00
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_verify_texaddr(drm_savage_private_t *dev_priv, int unit,
|
|
|
|
uint32_t addr)
|
|
|
|
{
|
|
|
|
if ((addr & 6) != 2) { /* reserved bits */
|
|
|
|
DRM_ERROR("bad texAddr%d %08x (reserved bits)\n", unit, addr);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
if (!(addr & 1)) { /* local */
|
|
|
|
addr &= ~7;
|
2007-11-21 23:10:36 -07:00
|
|
|
if (addr < dev_priv->texture_offset ||
|
|
|
|
addr >= dev_priv->texture_offset + dev_priv->texture_size) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("bad texAddr%d %08x (local addr out of range)\n",
|
|
|
|
unit, addr);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
} else { /* AGP */
|
|
|
|
if (!dev_priv->agp_textures) {
|
|
|
|
DRM_ERROR("bad texAddr%d %08x (AGP not available)\n",
|
|
|
|
unit, addr);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
addr &= ~7;
|
|
|
|
if (addr < dev_priv->agp_textures->offset ||
|
|
|
|
addr >= (dev_priv->agp_textures->offset +
|
|
|
|
dev_priv->agp_textures->size)) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("bad texAddr%d %08x (AGP addr out of range)\n",
|
|
|
|
unit, addr);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
#define SAVE_STATE(reg,where) \
|
2007-11-21 23:10:36 -07:00
|
|
|
if(start <= reg && start + count > reg) \
|
2005-11-08 14:40:03 -07:00
|
|
|
dev_priv->state.where = regs[reg - start]
|
2005-01-05 16:45:42 -07:00
|
|
|
#define SAVE_STATE_MASK(reg,where,mask) do { \
|
2007-11-21 23:10:36 -07:00
|
|
|
if(start <= reg && start + count > reg) { \
|
2005-01-05 16:45:42 -07:00
|
|
|
uint32_t tmp; \
|
2005-11-08 14:40:03 -07:00
|
|
|
tmp = regs[reg - start]; \
|
2005-01-05 16:45:42 -07:00
|
|
|
dev_priv->state.where = (tmp & (mask)) | \
|
|
|
|
(dev_priv->state.where & ~(mask)); \
|
|
|
|
} \
|
|
|
|
} while (0)
|
2005-01-01 13:22:58 -07:00
|
|
|
static int savage_verify_state_s3d(drm_savage_private_t *dev_priv,
|
|
|
|
unsigned int start, unsigned int count,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint32_t *regs)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
if (start < SAVAGE_TEXPALADDR_S3D ||
|
2007-11-21 23:10:36 -07:00
|
|
|
start + count - 1 > SAVAGE_DESTTEXRWWATERMARK_S3D) {
|
2005-01-01 13:22:58 -07:00
|
|
|
DRM_ERROR("invalid register range (0x%04x-0x%04x)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
start, start + count - 1);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
SAVE_STATE_MASK(SAVAGE_SCSTART_S3D, s3d.new_scstart,
|
|
|
|
~SAVAGE_SCISSOR_MASK_S3D);
|
|
|
|
SAVE_STATE_MASK(SAVAGE_SCEND_S3D, s3d.new_scend,
|
|
|
|
~SAVAGE_SCISSOR_MASK_S3D);
|
|
|
|
|
|
|
|
/* if any texture regs were changed ... */
|
|
|
|
if (start <= SAVAGE_TEXCTRL_S3D &&
|
2007-11-21 23:10:36 -07:00
|
|
|
start + count > SAVAGE_TEXPALADDR_S3D) {
|
2005-01-05 16:45:42 -07:00
|
|
|
/* ... check texture state */
|
|
|
|
SAVE_STATE(SAVAGE_TEXCTRL_S3D, s3d.texctrl);
|
|
|
|
SAVE_STATE(SAVAGE_TEXADDR_S3D, s3d.texaddr);
|
|
|
|
if (dev_priv->state.s3d.texctrl & SAVAGE_TEXCTRL_TEXEN_MASK)
|
2006-01-01 22:22:50 -07:00
|
|
|
return savage_verify_texaddr(dev_priv, 0,
|
|
|
|
dev_priv->state.s3d.texaddr);
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_verify_state_s4(drm_savage_private_t *dev_priv,
|
|
|
|
unsigned int start, unsigned int count,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint32_t *regs)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (start < SAVAGE_DRAWLOCALCTRL_S4 ||
|
2007-11-21 23:10:36 -07:00
|
|
|
start + count - 1 > SAVAGE_TEXBLENDCOLOR_S4) {
|
2005-01-01 13:22:58 -07:00
|
|
|
DRM_ERROR("invalid register range (0x%04x-0x%04x)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
start, start + count - 1);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
SAVE_STATE_MASK(SAVAGE_DRAWCTRL0_S4, s4.new_drawctrl0,
|
|
|
|
~SAVAGE_SCISSOR_MASK_S4);
|
|
|
|
SAVE_STATE_MASK(SAVAGE_DRAWCTRL1_S4, s4.new_drawctrl1,
|
|
|
|
~SAVAGE_SCISSOR_MASK_S4);
|
|
|
|
|
|
|
|
/* if any texture regs were changed ... */
|
|
|
|
if (start <= SAVAGE_TEXDESCR_S4 &&
|
2006-01-01 22:22:50 -07:00
|
|
|
start + count > SAVAGE_TEXPALADDR_S4) {
|
2005-01-05 16:45:42 -07:00
|
|
|
/* ... check texture state */
|
|
|
|
SAVE_STATE(SAVAGE_TEXDESCR_S4, s4.texdescr);
|
|
|
|
SAVE_STATE(SAVAGE_TEXADDR0_S4, s4.texaddr0);
|
|
|
|
SAVE_STATE(SAVAGE_TEXADDR1_S4, s4.texaddr1);
|
|
|
|
if (dev_priv->state.s4.texdescr & SAVAGE_TEXDESCR_TEX0EN_MASK)
|
2006-01-01 22:22:50 -07:00
|
|
|
ret |= savage_verify_texaddr(dev_priv, 0,
|
|
|
|
dev_priv->state.s4.texaddr0);
|
2005-01-05 16:45:42 -07:00
|
|
|
if (dev_priv->state.s4.texdescr & SAVAGE_TEXDESCR_TEX1EN_MASK)
|
2006-01-01 22:22:50 -07:00
|
|
|
ret |= savage_verify_texaddr(dev_priv, 1,
|
|
|
|
dev_priv->state.s4.texaddr1);
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
2005-01-05 16:45:42 -07:00
|
|
|
#undef SAVE_STATE
|
|
|
|
#undef SAVE_STATE_MASK
|
2005-01-01 13:22:58 -07:00
|
|
|
|
|
|
|
static int savage_dispatch_state(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint32_t *regs)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
unsigned int count = cmd_header->state.count;
|
|
|
|
unsigned int start = cmd_header->state.start;
|
2005-01-05 16:45:42 -07:00
|
|
|
unsigned int count2 = 0;
|
|
|
|
unsigned int bci_size;
|
2005-01-01 13:22:58 -07:00
|
|
|
int ret;
|
2005-06-04 00:14:58 -06:00
|
|
|
DMA_LOCALS;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
if (!count)
|
|
|
|
return 0;
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
|
|
|
ret = savage_verify_state_s3d(dev_priv, start, count, regs);
|
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
2005-01-05 16:45:42 -07:00
|
|
|
/* scissor regs are emitted in savage_dispatch_draw */
|
|
|
|
if (start < SAVAGE_SCSTART_S3D) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + count > SAVAGE_SCEND_S3D + 1)
|
|
|
|
count2 = count - (SAVAGE_SCEND_S3D + 1 - start);
|
|
|
|
if (start + count > SAVAGE_SCSTART_S3D)
|
2005-01-05 16:45:42 -07:00
|
|
|
count = SAVAGE_SCSTART_S3D - start;
|
|
|
|
} else if (start <= SAVAGE_SCEND_S3D) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + count > SAVAGE_SCEND_S3D + 1) {
|
|
|
|
count -= SAVAGE_SCEND_S3D + 1 - start;
|
|
|
|
start = SAVAGE_SCEND_S3D + 1;
|
2005-01-05 16:45:42 -07:00
|
|
|
} else
|
|
|
|
return 0;
|
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
} else {
|
|
|
|
ret = savage_verify_state_s4(dev_priv, start, count, regs);
|
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
2005-01-05 16:45:42 -07:00
|
|
|
/* scissor regs are emitted in savage_dispatch_draw */
|
|
|
|
if (start < SAVAGE_DRAWCTRL0_S4) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + count > SAVAGE_DRAWCTRL1_S4 + 1)
|
2006-01-01 22:22:50 -07:00
|
|
|
count2 = count -
|
|
|
|
(SAVAGE_DRAWCTRL1_S4 + 1 - start);
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + count > SAVAGE_DRAWCTRL0_S4)
|
2005-01-05 16:45:42 -07:00
|
|
|
count = SAVAGE_DRAWCTRL0_S4 - start;
|
|
|
|
} else if (start <= SAVAGE_DRAWCTRL1_S4) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + count > SAVAGE_DRAWCTRL1_S4 + 1) {
|
|
|
|
count -= SAVAGE_DRAWCTRL1_S4 + 1 - start;
|
|
|
|
start = SAVAGE_DRAWCTRL1_S4 + 1;
|
2005-01-05 16:45:42 -07:00
|
|
|
} else
|
|
|
|
return 0;
|
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
bci_size = count + (count + 254) / 255 + count2 + (count2 + 254) / 255;
|
2005-01-05 16:45:42 -07:00
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
if (cmd_header->state.global) {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(bci_size + 1);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
|
2005-01-09 12:49:21 -07:00
|
|
|
dev_priv->waiting = 1;
|
2005-01-01 13:22:58 -07:00
|
|
|
} else {
|
2005-03-05 18:41:06 -07:00
|
|
|
BEGIN_DMA(bci_size);
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
do {
|
|
|
|
while (count > 0) {
|
|
|
|
unsigned int n = count < 255 ? count : 255;
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_SET_REGISTERS(start, n);
|
2005-11-08 14:40:03 -07:00
|
|
|
DMA_COPY(regs, n);
|
2005-01-05 16:45:42 -07:00
|
|
|
count -= n;
|
|
|
|
start += n;
|
|
|
|
regs += n;
|
|
|
|
}
|
|
|
|
start += 2;
|
|
|
|
regs += 2;
|
|
|
|
count = count2;
|
|
|
|
count2 = 0;
|
|
|
|
} while (count);
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_dispatch_dma_prim(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2007-07-15 21:42:11 -06:00
|
|
|
const struct drm_buf *dmabuf)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
unsigned char reorder = 0;
|
2005-01-15 18:22:09 -07:00
|
|
|
unsigned int prim = cmd_header->prim.prim;
|
|
|
|
unsigned int skip = cmd_header->prim.skip;
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int n = cmd_header->prim.count;
|
|
|
|
unsigned int start = cmd_header->prim.start;
|
|
|
|
unsigned int i;
|
2005-06-04 00:14:58 -06:00
|
|
|
BCI_LOCALS;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
if (!dmabuf) {
|
2007-11-21 23:10:36 -07:00
|
|
|
DRM_ERROR("called without dma buffers!\n");
|
|
|
|
return -EINVAL;
|
2005-03-05 18:41:06 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
if (!n)
|
|
|
|
return 0;
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
switch (prim) {
|
|
|
|
case SAVAGE_PRIM_TRILIST_201:
|
|
|
|
reorder = 1;
|
|
|
|
prim = SAVAGE_PRIM_TRILIST;
|
|
|
|
case SAVAGE_PRIM_TRILIST:
|
|
|
|
if (n % 3 != 0) {
|
|
|
|
DRM_ERROR("wrong number of vertices %u in TRILIST\n",
|
|
|
|
n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SAVAGE_PRIM_TRISTRIP:
|
|
|
|
case SAVAGE_PRIM_TRIFAN:
|
|
|
|
if (n < 3) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("wrong number of vertices %u in TRIFAN/STRIP\n",
|
|
|
|
n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DRM_ERROR("invalid primitive type %u\n", prim);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
|
|
|
if (skip != 0) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
unsigned int size = 10 - (skip & 1) - (skip >> 1 & 1) -
|
|
|
|
(skip >> 2 & 1) - (skip >> 3 & 1) - (skip >> 4 & 1) -
|
|
|
|
(skip >> 5 & 1) - (skip >> 6 & 1) - (skip >> 7 & 1);
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S4 || size != 8) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
if (reorder) {
|
|
|
|
DRM_ERROR("TRILIST_201 used on Savage4 hardware\n");
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + n > dmabuf->total / 32) {
|
2005-01-01 13:22:58 -07:00
|
|
|
DRM_ERROR("vertex indices (%u-%u) out of range (0-%u)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
start, start + n - 1, dmabuf->total / 32);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
/* Vertex DMA doesn't work with command DMA at the same time,
|
|
|
|
* so we use BCI_... to submit commands here. Flush buffered
|
|
|
|
* faked DMA first. */
|
|
|
|
DMA_FLUSH();
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
if (dmabuf->bus_address != dev_priv->state.common.vbaddr) {
|
|
|
|
BEGIN_BCI(2);
|
|
|
|
BCI_SET_REGISTERS(SAVAGE_VERTBUFADDR, 1);
|
|
|
|
BCI_WRITE(dmabuf->bus_address | dev_priv->dma_type);
|
|
|
|
dev_priv->state.common.vbaddr = dmabuf->bus_address;
|
|
|
|
}
|
2005-01-09 12:49:21 -07:00
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset) && dev_priv->waiting) {
|
2005-01-01 13:22:58 -07:00
|
|
|
/* Workaround for what looks like a hardware bug. If a
|
|
|
|
* WAIT_3D_IDLE was emitted some time before the
|
|
|
|
* indexed drawing command then the engine will lock
|
|
|
|
* up. There are two known workarounds:
|
|
|
|
* WAIT_IDLE_EMPTY or emit at least 63 NOPs. */
|
|
|
|
BEGIN_BCI(63);
|
|
|
|
for (i = 0; i < 63; ++i)
|
|
|
|
BCI_WRITE(BCI_CMD_WAIT);
|
2005-01-09 12:49:21 -07:00
|
|
|
dev_priv->waiting = 0;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
prim <<= 25;
|
|
|
|
while (n != 0) {
|
|
|
|
/* Can emit up to 255 indices (85 triangles) at once. */
|
|
|
|
unsigned int count = n > 255 ? 255 : n;
|
|
|
|
if (reorder) {
|
|
|
|
/* Need to reorder indices for correct flat
|
|
|
|
* shading while preserving the clock sense
|
|
|
|
* for correct culling. Only on Savage3D. */
|
2007-11-21 23:10:36 -07:00
|
|
|
int reorder[3] = { -1, -1, -1 };
|
|
|
|
reorder[start % 3] = 2;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 1 + 1) / 2);
|
|
|
|
BCI_DRAW_INDICES_S3D(count, prim, start + 2);
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = start + 1; i + 1 < start + count; i += 2)
|
2005-01-01 13:22:58 -07:00
|
|
|
BCI_WRITE((i + reorder[i % 3]) |
|
2006-01-01 22:22:50 -07:00
|
|
|
((i + 1 +
|
|
|
|
reorder[(i + 1) % 3]) << 16));
|
2007-11-21 23:10:36 -07:00
|
|
|
if (i < start + count)
|
|
|
|
BCI_WRITE(i + reorder[i % 3]);
|
2005-01-01 13:22:58 -07:00
|
|
|
} else if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 1 + 1) / 2);
|
2005-01-01 13:22:58 -07:00
|
|
|
BCI_DRAW_INDICES_S3D(count, prim, start);
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = start + 1; i + 1 < start + count; i += 2)
|
|
|
|
BCI_WRITE(i | ((i + 1) << 16));
|
|
|
|
if (i < start + count)
|
2005-01-01 13:22:58 -07:00
|
|
|
BCI_WRITE(i);
|
|
|
|
} else {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 2 + 1) / 2);
|
2005-01-01 13:22:58 -07:00
|
|
|
BCI_DRAW_INDICES_S4(count, prim, skip);
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = start; i + 1 < start + count; i += 2)
|
|
|
|
BCI_WRITE(i | ((i + 1) << 16));
|
|
|
|
if (i < start + count)
|
2005-01-01 13:22:58 -07:00
|
|
|
BCI_WRITE(i);
|
|
|
|
}
|
|
|
|
|
|
|
|
start += count;
|
|
|
|
n -= count;
|
|
|
|
|
|
|
|
prim |= BCI_CMD_DRAW_CONT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_dispatch_vb_prim(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint32_t *vtxbuf, unsigned int vb_size,
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int vb_stride)
|
|
|
|
{
|
|
|
|
unsigned char reorder = 0;
|
2005-01-15 18:22:09 -07:00
|
|
|
unsigned int prim = cmd_header->prim.prim;
|
|
|
|
unsigned int skip = cmd_header->prim.skip;
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int n = cmd_header->prim.count;
|
|
|
|
unsigned int start = cmd_header->prim.start;
|
|
|
|
unsigned int vtx_size;
|
|
|
|
unsigned int i;
|
2005-06-04 00:14:58 -06:00
|
|
|
DMA_LOCALS;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
if (!n)
|
|
|
|
return 0;
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
switch (prim) {
|
|
|
|
case SAVAGE_PRIM_TRILIST_201:
|
|
|
|
reorder = 1;
|
|
|
|
prim = SAVAGE_PRIM_TRILIST;
|
|
|
|
case SAVAGE_PRIM_TRILIST:
|
|
|
|
if (n % 3 != 0) {
|
|
|
|
DRM_ERROR("wrong number of vertices %u in TRILIST\n",
|
|
|
|
n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SAVAGE_PRIM_TRISTRIP:
|
|
|
|
case SAVAGE_PRIM_TRIFAN:
|
|
|
|
if (n < 3) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("wrong number of vertices %u in TRIFAN/STRIP\n",
|
|
|
|
n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DRM_ERROR("invalid primitive type %u\n", prim);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S3D) {
|
|
|
|
DRM_ERROR("invalid skip flags 0x%04x\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
vtx_size = 8; /* full vertex */
|
|
|
|
} else {
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S4) {
|
|
|
|
DRM_ERROR("invalid skip flags 0x%04x\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
vtx_size = 10; /* full vertex */
|
|
|
|
}
|
|
|
|
|
|
|
|
vtx_size -= (skip & 1) + (skip >> 1 & 1) +
|
|
|
|
(skip >> 2 & 1) + (skip >> 3 & 1) + (skip >> 4 & 1) +
|
|
|
|
(skip >> 5 & 1) + (skip >> 6 & 1) + (skip >> 7 & 1);
|
|
|
|
|
|
|
|
if (vtx_size > vb_stride) {
|
|
|
|
DRM_ERROR("vertex size greater than vb stride (%u > %u)\n",
|
|
|
|
vtx_size, vb_stride);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
if (start + n > vb_size / (vb_stride * 4)) {
|
2005-01-01 13:22:58 -07:00
|
|
|
DRM_ERROR("vertex indices (%u-%u) out of range (0-%u)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
start, start + n - 1, vb_size / (vb_stride * 4));
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
prim <<= 25;
|
|
|
|
while (n != 0) {
|
|
|
|
/* Can emit up to 255 vertices (85 triangles) at once. */
|
|
|
|
unsigned int count = n > 255 ? 255 : n;
|
|
|
|
if (reorder) {
|
|
|
|
/* Need to reorder vertices for correct flat
|
|
|
|
* shading while preserving the clock sense
|
|
|
|
* for correct culling. Only on Savage3D. */
|
2007-11-21 23:10:36 -07:00
|
|
|
int reorder[3] = { -1, -1, -1 };
|
|
|
|
reorder[start % 3] = 2;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(count * vtx_size + 1);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_DRAW_PRIMITIVE(count, prim, skip);
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = start; i < start + count; ++i) {
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int j = i + reorder[i % 3];
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_COPY(&vtxbuf[vb_stride * j], vtx_size);
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
2005-03-05 18:41:06 -07:00
|
|
|
|
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
} else {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(count * vtx_size + 1);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_DRAW_PRIMITIVE(count, prim, skip);
|
2005-01-01 13:22:58 -07:00
|
|
|
|
|
|
|
if (vb_stride == vtx_size) {
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_COPY(&vtxbuf[vb_stride * start],
|
|
|
|
vtx_size * count);
|
2005-01-01 13:22:58 -07:00
|
|
|
} else {
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = start; i < start + count; ++i) {
|
|
|
|
DMA_COPY(&vtxbuf[vb_stride * i],
|
2005-11-08 14:40:03 -07:00
|
|
|
vtx_size);
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
}
|
2005-03-05 18:41:06 -07:00
|
|
|
|
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
start += count;
|
|
|
|
n -= count;
|
|
|
|
|
|
|
|
prim |= BCI_CMD_DRAW_CONT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-01-20 05:23:25 -07:00
|
|
|
static int savage_dispatch_dma_idx(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint16_t *idx,
|
2007-07-15 21:42:11 -06:00
|
|
|
const struct drm_buf *dmabuf)
|
2005-01-20 05:23:25 -07:00
|
|
|
{
|
|
|
|
unsigned char reorder = 0;
|
|
|
|
unsigned int prim = cmd_header->idx.prim;
|
|
|
|
unsigned int skip = cmd_header->idx.skip;
|
|
|
|
unsigned int n = cmd_header->idx.count;
|
|
|
|
unsigned int i;
|
2005-06-04 00:14:58 -06:00
|
|
|
BCI_LOCALS;
|
2005-01-20 05:23:25 -07:00
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
if (!dmabuf) {
|
2007-11-21 23:10:36 -07:00
|
|
|
DRM_ERROR("called without dma buffers!\n");
|
|
|
|
return -EINVAL;
|
2005-03-05 18:41:06 -07:00
|
|
|
}
|
|
|
|
|
2005-01-20 05:23:25 -07:00
|
|
|
if (!n)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (prim) {
|
|
|
|
case SAVAGE_PRIM_TRILIST_201:
|
|
|
|
reorder = 1;
|
|
|
|
prim = SAVAGE_PRIM_TRILIST;
|
|
|
|
case SAVAGE_PRIM_TRILIST:
|
|
|
|
if (n % 3 != 0) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("wrong number of indices %u in TRILIST\n", n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SAVAGE_PRIM_TRISTRIP:
|
|
|
|
case SAVAGE_PRIM_TRIFAN:
|
|
|
|
if (n < 3) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("wrong number of indices %u in TRIFAN/STRIP\n", n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DRM_ERROR("invalid primitive type %u\n", prim);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
|
|
|
if (skip != 0) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
} else {
|
|
|
|
unsigned int size = 10 - (skip & 1) - (skip >> 1 & 1) -
|
|
|
|
(skip >> 2 & 1) - (skip >> 3 & 1) - (skip >> 4 & 1) -
|
|
|
|
(skip >> 5 & 1) - (skip >> 6 & 1) - (skip >> 7 & 1);
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S4 || size != 8) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
if (reorder) {
|
|
|
|
DRM_ERROR("TRILIST_201 used on Savage4 hardware\n");
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
/* Vertex DMA doesn't work with command DMA at the same time,
|
|
|
|
* so we use BCI_... to submit commands here. Flush buffered
|
|
|
|
* faked DMA first. */
|
|
|
|
DMA_FLUSH();
|
|
|
|
|
2005-01-20 05:23:25 -07:00
|
|
|
if (dmabuf->bus_address != dev_priv->state.common.vbaddr) {
|
|
|
|
BEGIN_BCI(2);
|
|
|
|
BCI_SET_REGISTERS(SAVAGE_VERTBUFADDR, 1);
|
|
|
|
BCI_WRITE(dmabuf->bus_address | dev_priv->dma_type);
|
|
|
|
dev_priv->state.common.vbaddr = dmabuf->bus_address;
|
|
|
|
}
|
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset) && dev_priv->waiting) {
|
|
|
|
/* Workaround for what looks like a hardware bug. If a
|
|
|
|
* WAIT_3D_IDLE was emitted some time before the
|
|
|
|
* indexed drawing command then the engine will lock
|
|
|
|
* up. There are two known workarounds:
|
|
|
|
* WAIT_IDLE_EMPTY or emit at least 63 NOPs. */
|
|
|
|
BEGIN_BCI(63);
|
|
|
|
for (i = 0; i < 63; ++i)
|
|
|
|
BCI_WRITE(BCI_CMD_WAIT);
|
|
|
|
dev_priv->waiting = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
prim <<= 25;
|
|
|
|
while (n != 0) {
|
|
|
|
/* Can emit up to 255 indices (85 triangles) at once. */
|
|
|
|
unsigned int count = n > 255 ? 255 : n;
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
/* check indices */
|
2005-01-20 05:23:25 -07:00
|
|
|
for (i = 0; i < count; ++i) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (idx[i] > dmabuf->total / 32) {
|
2005-01-20 05:23:25 -07:00
|
|
|
DRM_ERROR("idx[%u]=%u out of range (0-%u)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
i, idx[i], dmabuf->total / 32);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (reorder) {
|
|
|
|
/* Need to reorder indices for correct flat
|
|
|
|
* shading while preserving the clock sense
|
|
|
|
* for correct culling. Only on Savage3D. */
|
2007-11-21 23:10:36 -07:00
|
|
|
int reorder[3] = { 2, -1, -1 };
|
2005-01-20 05:23:25 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 1 + 1) / 2);
|
2005-01-20 05:23:25 -07:00
|
|
|
BCI_DRAW_INDICES_S3D(count, prim, idx[2]);
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = 1; i + 1 < count; i += 2)
|
2005-01-20 05:23:25 -07:00
|
|
|
BCI_WRITE(idx[i + reorder[i % 3]] |
|
2006-01-01 22:22:50 -07:00
|
|
|
(idx[i + 1 +
|
|
|
|
reorder[(i + 1) % 3]] << 16));
|
2005-01-20 05:23:25 -07:00
|
|
|
if (i < count)
|
2007-11-21 23:10:36 -07:00
|
|
|
BCI_WRITE(idx[i + reorder[i % 3]]);
|
2005-01-20 05:23:25 -07:00
|
|
|
} else if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 1 + 1) / 2);
|
2005-01-20 05:23:25 -07:00
|
|
|
BCI_DRAW_INDICES_S3D(count, prim, idx[0]);
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = 1; i + 1 < count; i += 2)
|
|
|
|
BCI_WRITE(idx[i] | (idx[i + 1] << 16));
|
2005-01-20 05:23:25 -07:00
|
|
|
if (i < count)
|
|
|
|
BCI_WRITE(idx[i]);
|
|
|
|
} else {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_BCI((count + 2 + 1) / 2);
|
2005-01-20 05:23:25 -07:00
|
|
|
BCI_DRAW_INDICES_S4(count, prim, skip);
|
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
for (i = 0; i + 1 < count; i += 2)
|
|
|
|
BCI_WRITE(idx[i] | (idx[i + 1] << 16));
|
2005-01-20 05:23:25 -07:00
|
|
|
if (i < count)
|
|
|
|
BCI_WRITE(idx[i]);
|
|
|
|
}
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
idx += count;
|
2005-01-20 05:23:25 -07:00
|
|
|
n -= count;
|
|
|
|
|
|
|
|
prim |= BCI_CMD_DRAW_CONT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_dispatch_vb_idx(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
const uint16_t *idx,
|
|
|
|
const uint32_t *vtxbuf,
|
2006-01-01 22:22:50 -07:00
|
|
|
unsigned int vb_size, unsigned int vb_stride)
|
2005-01-20 05:23:25 -07:00
|
|
|
{
|
|
|
|
unsigned char reorder = 0;
|
|
|
|
unsigned int prim = cmd_header->idx.prim;
|
|
|
|
unsigned int skip = cmd_header->idx.skip;
|
|
|
|
unsigned int n = cmd_header->idx.count;
|
|
|
|
unsigned int vtx_size;
|
|
|
|
unsigned int i;
|
2005-06-04 00:14:58 -06:00
|
|
|
DMA_LOCALS;
|
2005-01-20 05:23:25 -07:00
|
|
|
|
|
|
|
if (!n)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (prim) {
|
|
|
|
case SAVAGE_PRIM_TRILIST_201:
|
|
|
|
reorder = 1;
|
|
|
|
prim = SAVAGE_PRIM_TRILIST;
|
|
|
|
case SAVAGE_PRIM_TRILIST:
|
|
|
|
if (n % 3 != 0) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR("wrong number of indices %u in TRILIST\n", n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
case SAVAGE_PRIM_TRISTRIP:
|
|
|
|
case SAVAGE_PRIM_TRIFAN:
|
|
|
|
if (n < 3) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("wrong number of indices %u in TRIFAN/STRIP\n", n);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DRM_ERROR("invalid primitive type %u\n", prim);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S3D) {
|
|
|
|
DRM_ERROR("invalid skip flags 0x%04x\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
vtx_size = 8; /* full vertex */
|
|
|
|
} else {
|
|
|
|
if (skip > SAVAGE_SKIP_ALL_S4) {
|
|
|
|
DRM_ERROR("invalid skip flags 0x%04x\n", skip);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
vtx_size = 10; /* full vertex */
|
|
|
|
}
|
|
|
|
|
|
|
|
vtx_size -= (skip & 1) + (skip >> 1 & 1) +
|
|
|
|
(skip >> 2 & 1) + (skip >> 3 & 1) + (skip >> 4 & 1) +
|
|
|
|
(skip >> 5 & 1) + (skip >> 6 & 1) + (skip >> 7 & 1);
|
|
|
|
|
|
|
|
if (vtx_size > vb_stride) {
|
|
|
|
DRM_ERROR("vertex size greater than vb stride (%u > %u)\n",
|
|
|
|
vtx_size, vb_stride);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
prim <<= 25;
|
|
|
|
while (n != 0) {
|
|
|
|
/* Can emit up to 255 vertices (85 triangles) at once. */
|
|
|
|
unsigned int count = n > 255 ? 255 : n;
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
/* Check indices */
|
2005-01-20 05:23:25 -07:00
|
|
|
for (i = 0; i < count; ++i) {
|
2007-11-21 23:10:36 -07:00
|
|
|
if (idx[i] > vb_size / (vb_stride * 4)) {
|
2005-01-20 05:23:25 -07:00
|
|
|
DRM_ERROR("idx[%u]=%u out of range (0-%u)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
i, idx[i], vb_size / (vb_stride * 4));
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (reorder) {
|
|
|
|
/* Need to reorder vertices for correct flat
|
|
|
|
* shading while preserving the clock sense
|
|
|
|
* for correct culling. Only on Savage3D. */
|
2007-11-21 23:10:36 -07:00
|
|
|
int reorder[3] = { 2, -1, -1 };
|
2005-01-20 05:23:25 -07:00
|
|
|
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(count * vtx_size + 1);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_DRAW_PRIMITIVE(count, prim, skip);
|
2005-01-20 05:23:25 -07:00
|
|
|
|
|
|
|
for (i = 0; i < count; ++i) {
|
|
|
|
unsigned int j = idx[i + reorder[i % 3]];
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_COPY(&vtxbuf[vb_stride * j], vtx_size);
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
2005-03-05 18:41:06 -07:00
|
|
|
|
|
|
|
DMA_COMMIT();
|
2005-01-20 05:23:25 -07:00
|
|
|
} else {
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(count * vtx_size + 1);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_DRAW_PRIMITIVE(count, prim, skip);
|
2005-01-20 05:23:25 -07:00
|
|
|
|
|
|
|
for (i = 0; i < count; ++i) {
|
|
|
|
unsigned int j = idx[i];
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_COPY(&vtxbuf[vb_stride * j], vtx_size);
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
2005-03-05 18:41:06 -07:00
|
|
|
|
|
|
|
DMA_COMMIT();
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
idx += count;
|
2005-01-20 05:23:25 -07:00
|
|
|
n -= count;
|
|
|
|
|
|
|
|
prim |= BCI_CMD_DRAW_CONT;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
static int savage_dispatch_clear(drm_savage_private_t *dev_priv,
|
|
|
|
const drm_savage_cmd_header_t *cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
const drm_savage_cmd_header_t *data,
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int nbox,
|
2007-07-15 19:22:15 -06:00
|
|
|
const struct drm_clip_rect *boxes)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
2005-11-08 14:40:03 -07:00
|
|
|
unsigned int flags = cmd_header->clear0.flags;
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int clear_cmd;
|
2005-01-05 16:45:42 -07:00
|
|
|
unsigned int i, nbufs;
|
2005-06-04 00:14:58 -06:00
|
|
|
DMA_LOCALS;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
|
|
|
if (nbox == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
clear_cmd = BCI_CMD_RECT | BCI_CMD_RECT_XP | BCI_CMD_RECT_YP |
|
|
|
|
BCI_CMD_SEND_COLOR | BCI_CMD_DEST_PBD_NEW;
|
|
|
|
BCI_CMD_SET_ROP(clear_cmd,0xCC);
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
nbufs = ((flags & SAVAGE_FRONT) ? 1 : 0) +
|
2006-01-01 22:22:50 -07:00
|
|
|
((flags & SAVAGE_BACK) ? 1 : 0) + ((flags & SAVAGE_DEPTH) ? 1 : 0);
|
2005-01-05 16:45:42 -07:00
|
|
|
if (nbufs == 0)
|
2005-01-01 13:22:58 -07:00
|
|
|
return 0;
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
if (data->clear1.mask != 0xffffffff) {
|
2005-01-01 13:22:58 -07:00
|
|
|
/* set mask */
|
2005-03-05 18:41:06 -07:00
|
|
|
BEGIN_DMA(2);
|
|
|
|
DMA_SET_REGISTERS(SAVAGE_BITPLANEWTMASK, 1);
|
2005-11-08 14:40:03 -07:00
|
|
|
DMA_WRITE(data->clear1.mask);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
for (i = 0; i < nbox; ++i) {
|
|
|
|
unsigned int x, y, w, h;
|
|
|
|
unsigned int buf;
|
2005-11-08 14:40:03 -07:00
|
|
|
|
|
|
|
x = boxes[i].x1, y = boxes[i].y1;
|
|
|
|
w = boxes[i].x2 - boxes[i].x1;
|
|
|
|
h = boxes[i].y2 - boxes[i].y1;
|
2007-11-21 23:10:36 -07:00
|
|
|
BEGIN_DMA(nbufs * 6);
|
2005-01-01 13:22:58 -07:00
|
|
|
for (buf = SAVAGE_FRONT; buf <= SAVAGE_DEPTH; buf <<= 1) {
|
|
|
|
if (!(flags & buf))
|
|
|
|
continue;
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(clear_cmd);
|
2007-11-21 23:10:36 -07:00
|
|
|
switch (buf) {
|
2005-01-01 13:22:58 -07:00
|
|
|
case SAVAGE_FRONT:
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(dev_priv->front_offset);
|
|
|
|
DMA_WRITE(dev_priv->front_bd);
|
2005-01-01 13:22:58 -07:00
|
|
|
break;
|
|
|
|
case SAVAGE_BACK:
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(dev_priv->back_offset);
|
|
|
|
DMA_WRITE(dev_priv->back_bd);
|
2005-01-01 13:22:58 -07:00
|
|
|
break;
|
|
|
|
case SAVAGE_DEPTH:
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(dev_priv->depth_offset);
|
|
|
|
DMA_WRITE(dev_priv->depth_bd);
|
2005-01-01 13:22:58 -07:00
|
|
|
break;
|
|
|
|
}
|
2005-11-08 14:40:03 -07:00
|
|
|
DMA_WRITE(data->clear1.value);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_WRITE(BCI_X_Y(x, y));
|
|
|
|
DMA_WRITE(BCI_W_H(w, h));
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
2005-11-08 14:40:03 -07:00
|
|
|
if (data->clear1.mask != 0xffffffff) {
|
2005-01-01 13:22:58 -07:00
|
|
|
/* reset mask */
|
2005-03-05 18:41:06 -07:00
|
|
|
BEGIN_DMA(2);
|
|
|
|
DMA_SET_REGISTERS(SAVAGE_BITPLANEWTMASK, 1);
|
|
|
|
DMA_WRITE(0xffffffff);
|
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int savage_dispatch_swap(drm_savage_private_t *dev_priv,
|
2007-07-15 19:22:15 -06:00
|
|
|
unsigned int nbox, const struct drm_clip_rect *boxes)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
unsigned int swap_cmd;
|
|
|
|
unsigned int i;
|
2005-06-04 00:14:58 -06:00
|
|
|
DMA_LOCALS;
|
2005-01-01 13:22:58 -07:00
|
|
|
|
|
|
|
if (nbox == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
swap_cmd = BCI_CMD_RECT | BCI_CMD_RECT_XP | BCI_CMD_RECT_YP |
|
|
|
|
BCI_CMD_SRC_PBD_COLOR_NEW | BCI_CMD_DEST_GBD;
|
|
|
|
BCI_CMD_SET_ROP(swap_cmd,0xCC);
|
|
|
|
|
|
|
|
for (i = 0; i < nbox; ++i) {
|
2005-03-05 18:41:06 -07:00
|
|
|
BEGIN_DMA(6);
|
|
|
|
DMA_WRITE(swap_cmd);
|
|
|
|
DMA_WRITE(dev_priv->back_offset);
|
|
|
|
DMA_WRITE(dev_priv->back_bd);
|
2005-11-08 14:40:03 -07:00
|
|
|
DMA_WRITE(BCI_X_Y(boxes[i].x1, boxes[i].y1));
|
|
|
|
DMA_WRITE(BCI_X_Y(boxes[i].x1, boxes[i].y1));
|
2007-11-21 23:10:36 -07:00
|
|
|
DMA_WRITE(BCI_W_H(boxes[i].x2 - boxes[i].x1,
|
|
|
|
boxes[i].y2 - boxes[i].y1));
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_COMMIT();
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
static int savage_dispatch_draw(drm_savage_private_t *dev_priv,
|
2005-11-08 14:40:03 -07:00
|
|
|
const drm_savage_cmd_header_t *start,
|
|
|
|
const drm_savage_cmd_header_t *end,
|
2007-07-15 21:42:11 -06:00
|
|
|
const struct drm_buf *dmabuf,
|
2005-11-08 14:40:03 -07:00
|
|
|
const unsigned int *vtxbuf,
|
2005-01-05 16:45:42 -07:00
|
|
|
unsigned int vb_size, unsigned int vb_stride,
|
|
|
|
unsigned int nbox,
|
2007-07-15 19:22:15 -06:00
|
|
|
const struct drm_clip_rect *boxes)
|
2005-01-05 16:45:42 -07:00
|
|
|
{
|
2005-01-20 05:23:25 -07:00
|
|
|
unsigned int i, j;
|
2005-01-05 16:45:42 -07:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
for (i = 0; i < nbox; ++i) {
|
2005-11-08 14:40:03 -07:00
|
|
|
const drm_savage_cmd_header_t *cmdbuf;
|
|
|
|
dev_priv->emit_clip_rect(dev_priv, &boxes[i]);
|
2005-01-05 16:45:42 -07:00
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
cmdbuf = start;
|
|
|
|
while (cmdbuf < end) {
|
2005-01-05 16:45:42 -07:00
|
|
|
drm_savage_cmd_header_t cmd_header;
|
2005-11-08 14:40:03 -07:00
|
|
|
cmd_header = *cmdbuf;
|
|
|
|
cmdbuf++;
|
2005-01-05 16:45:42 -07:00
|
|
|
switch (cmd_header.cmd.cmd) {
|
|
|
|
case SAVAGE_CMD_DMA_PRIM:
|
|
|
|
ret = savage_dispatch_dma_prim(
|
|
|
|
dev_priv, &cmd_header, dmabuf);
|
|
|
|
break;
|
|
|
|
case SAVAGE_CMD_VB_PRIM:
|
|
|
|
ret = savage_dispatch_vb_prim(
|
|
|
|
dev_priv, &cmd_header,
|
2005-11-08 14:40:03 -07:00
|
|
|
vtxbuf, vb_size, vb_stride);
|
2005-01-05 16:45:42 -07:00
|
|
|
break;
|
|
|
|
case SAVAGE_CMD_DMA_IDX:
|
2005-01-20 05:23:25 -07:00
|
|
|
j = (cmd_header.idx.count + 3) / 4;
|
|
|
|
/* j was check in savage_bci_cmdbuf */
|
2005-11-08 14:40:03 -07:00
|
|
|
ret = savage_dispatch_dma_idx(dev_priv,
|
|
|
|
&cmd_header, (const uint16_t *)cmdbuf,
|
2005-01-05 16:45:42 -07:00
|
|
|
dmabuf);
|
2005-11-08 14:40:03 -07:00
|
|
|
cmdbuf += j;
|
2005-01-05 16:45:42 -07:00
|
|
|
break;
|
|
|
|
case SAVAGE_CMD_VB_IDX:
|
|
|
|
j = (cmd_header.idx.count + 3) / 4;
|
2005-01-20 05:23:25 -07:00
|
|
|
/* j was check in savage_bci_cmdbuf */
|
2005-11-08 14:40:03 -07:00
|
|
|
ret = savage_dispatch_vb_idx(dev_priv,
|
|
|
|
&cmd_header, (const uint16_t *)cmdbuf,
|
|
|
|
(const uint32_t *)vtxbuf, vb_size,
|
|
|
|
vb_stride);
|
|
|
|
cmdbuf += j;
|
2005-01-05 16:45:42 -07:00
|
|
|
break;
|
|
|
|
default:
|
2005-01-20 05:23:25 -07:00
|
|
|
/* What's the best return code? EFAULT? */
|
|
|
|
DRM_ERROR("IMPLEMENTATION ERROR: "
|
|
|
|
"non-drawing-command %d\n",
|
2005-01-05 16:45:42 -07:00
|
|
|
cmd_header.cmd.cmd);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-05 16:45:42 -07:00
|
|
|
}
|
|
|
|
|
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2007-07-19 18:11:11 -06:00
|
|
|
int savage_bci_cmdbuf(struct drm_device *dev, void *data, struct drm_file *file_priv)
|
2005-01-01 13:22:58 -07:00
|
|
|
{
|
|
|
|
drm_savage_private_t *dev_priv = dev->dev_private;
|
2007-07-15 20:32:51 -06:00
|
|
|
struct drm_device_dma *dma = dev->dma;
|
2007-07-15 21:42:11 -06:00
|
|
|
struct drm_buf *dmabuf;
|
2007-07-19 18:11:11 -06:00
|
|
|
drm_savage_cmdbuf_t *cmdbuf = data;
|
2005-11-08 14:40:03 -07:00
|
|
|
drm_savage_cmd_header_t *kcmd_addr = NULL;
|
|
|
|
drm_savage_cmd_header_t *first_draw_cmd;
|
|
|
|
unsigned int *kvb_addr = NULL;
|
2007-07-15 19:22:15 -06:00
|
|
|
struct drm_clip_rect *kbox_addr = NULL;
|
2005-01-01 13:22:58 -07:00
|
|
|
unsigned int i, j;
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
DRM_DEBUG("\n");
|
2007-11-04 19:42:22 -07:00
|
|
|
|
2007-07-20 07:39:25 -06:00
|
|
|
LOCK_TEST_WITH_RETURN(dev, file_priv);
|
2005-01-01 13:22:58 -07:00
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
if (dma && dma->buflist) {
|
2007-07-19 18:11:11 -06:00
|
|
|
if (cmdbuf->dma_idx > dma->buf_count) {
|
2006-01-01 22:22:50 -07:00
|
|
|
DRM_ERROR
|
|
|
|
("vertex buffer index %u out of range (0-%u)\n",
|
2007-11-21 23:10:36 -07:00
|
|
|
cmdbuf->dma_idx, dma->buf_count - 1);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-03-05 18:41:06 -07:00
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
dmabuf = dma->buflist[cmdbuf->dma_idx];
|
2005-03-05 18:41:06 -07:00
|
|
|
} else {
|
|
|
|
dmabuf = NULL;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
/* Copy the user buffers into kernel temporary areas. This hasn't been
|
|
|
|
* a performance loss compared to VERIFYAREA_READ/
|
|
|
|
* COPY_FROM_USER_UNCHECKED when done in other drivers, and is correct
|
|
|
|
* for locking on FreeBSD.
|
|
|
|
*/
|
2007-07-19 18:11:11 -06:00
|
|
|
if (cmdbuf->size) {
|
|
|
|
kcmd_addr = drm_alloc(cmdbuf->size * 8, DRM_MEM_DRIVER);
|
2005-11-08 14:40:03 -07:00
|
|
|
if (kcmd_addr == NULL)
|
2007-07-19 18:00:17 -06:00
|
|
|
return -ENOMEM;
|
2005-11-08 14:40:03 -07:00
|
|
|
|
2007-07-19 18:11:11 -06:00
|
|
|
if (DRM_COPY_FROM_USER(kcmd_addr, cmdbuf->cmd_addr,
|
|
|
|
cmdbuf->size * 8))
|
2005-11-08 14:40:03 -07:00
|
|
|
{
|
2007-07-19 18:11:11 -06:00
|
|
|
drm_free(kcmd_addr, cmdbuf->size * 8, DRM_MEM_DRIVER);
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EFAULT;
|
2005-11-08 14:40:03 -07:00
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
cmdbuf->cmd_addr = kcmd_addr;
|
2005-11-08 14:40:03 -07:00
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
if (cmdbuf->vb_size) {
|
|
|
|
kvb_addr = drm_alloc(cmdbuf->vb_size, DRM_MEM_DRIVER);
|
2005-11-08 14:40:03 -07:00
|
|
|
if (kvb_addr == NULL) {
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -ENOMEM;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
|
|
|
}
|
|
|
|
|
2007-07-19 18:11:11 -06:00
|
|
|
if (DRM_COPY_FROM_USER(kvb_addr, cmdbuf->vb_addr,
|
|
|
|
cmdbuf->vb_size)) {
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -EFAULT;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
cmdbuf->vb_addr = kvb_addr;
|
2005-11-08 14:40:03 -07:00
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
if (cmdbuf->nbox) {
|
|
|
|
kbox_addr = drm_alloc(cmdbuf->nbox *
|
|
|
|
sizeof(struct drm_clip_rect),
|
|
|
|
DRM_MEM_DRIVER);
|
2005-11-08 14:40:03 -07:00
|
|
|
if (kbox_addr == NULL) {
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -ENOMEM;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
|
|
|
}
|
|
|
|
|
2007-07-19 18:11:11 -06:00
|
|
|
if (DRM_COPY_FROM_USER(kbox_addr, cmdbuf->box_addr,
|
|
|
|
cmdbuf->nbox *
|
|
|
|
sizeof(struct drm_clip_rect))) {
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -EFAULT;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
|
|
|
}
|
2007-07-19 18:11:11 -06:00
|
|
|
cmdbuf->box_addr = kbox_addr;
|
2005-11-08 14:40:03 -07:00
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
|
|
|
|
/* Make sure writes to DMA buffers are finished before sending
|
|
|
|
* DMA commands to the graphics hardware. */
|
|
|
|
DRM_MEMORYBARRIER();
|
|
|
|
|
2005-01-09 12:49:21 -07:00
|
|
|
/* Coming from user space. Don't know if the Xserver has
|
|
|
|
* emitted wait commands. Assuming the worst. */
|
|
|
|
dev_priv->waiting = 1;
|
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
i = 0;
|
2005-01-05 16:45:42 -07:00
|
|
|
first_draw_cmd = NULL;
|
2007-07-19 18:11:11 -06:00
|
|
|
while (i < cmdbuf->size) {
|
2005-01-01 13:22:58 -07:00
|
|
|
drm_savage_cmd_header_t cmd_header;
|
2007-07-19 18:11:11 -06:00
|
|
|
cmd_header = *(drm_savage_cmd_header_t *)cmdbuf->cmd_addr;
|
|
|
|
cmdbuf->cmd_addr++;
|
2005-01-01 13:22:58 -07:00
|
|
|
i++;
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
/* Group drawing commands with same state to minimize
|
|
|
|
* iterations over clip rects. */
|
2005-01-20 05:23:25 -07:00
|
|
|
j = 0;
|
|
|
|
switch (cmd_header.cmd.cmd) {
|
|
|
|
case SAVAGE_CMD_DMA_IDX:
|
|
|
|
case SAVAGE_CMD_VB_IDX:
|
|
|
|
j = (cmd_header.idx.count + 3) / 4;
|
2007-07-19 18:11:11 -06:00
|
|
|
if (i + j > cmdbuf->size) {
|
2005-01-20 05:23:25 -07:00
|
|
|
DRM_ERROR("indexed drawing command extends "
|
|
|
|
"beyond end of command buffer\n");
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_FLUSH();
|
2007-07-19 18:00:17 -06:00
|
|
|
return -EINVAL;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
|
|
|
/* fall through */
|
|
|
|
case SAVAGE_CMD_DMA_PRIM:
|
|
|
|
case SAVAGE_CMD_VB_PRIM:
|
2005-01-05 16:45:42 -07:00
|
|
|
if (!first_draw_cmd)
|
2007-11-21 23:10:36 -07:00
|
|
|
first_draw_cmd = cmdbuf->cmd_addr - 1;
|
2007-07-19 18:11:11 -06:00
|
|
|
cmdbuf->cmd_addr += j;
|
2005-01-20 05:23:25 -07:00
|
|
|
i += j;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
if (first_draw_cmd) {
|
2007-11-21 23:10:36 -07:00
|
|
|
ret = savage_dispatch_draw(
|
2005-11-08 14:40:03 -07:00
|
|
|
dev_priv, first_draw_cmd,
|
2007-11-21 23:10:36 -07:00
|
|
|
cmdbuf->cmd_addr - 1,
|
2007-07-19 18:11:11 -06:00
|
|
|
dmabuf, cmdbuf->vb_addr,
|
|
|
|
cmdbuf->vb_size,
|
|
|
|
cmdbuf->vb_stride,
|
|
|
|
cmdbuf->nbox, cmdbuf->box_addr);
|
2005-01-20 05:23:25 -07:00
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
|
|
|
first_draw_cmd = NULL;
|
|
|
|
}
|
2005-01-05 16:45:42 -07:00
|
|
|
}
|
2005-01-20 05:23:25 -07:00
|
|
|
if (first_draw_cmd)
|
|
|
|
continue;
|
2005-01-05 16:45:42 -07:00
|
|
|
|
2005-01-01 13:22:58 -07:00
|
|
|
switch (cmd_header.cmd.cmd) {
|
|
|
|
case SAVAGE_CMD_STATE:
|
2005-01-20 05:23:25 -07:00
|
|
|
j = (cmd_header.state.count + 1) / 2;
|
2007-07-19 18:11:11 -06:00
|
|
|
if (i + j > cmdbuf->size) {
|
2005-01-20 05:23:25 -07:00
|
|
|
DRM_ERROR("command SAVAGE_CMD_STATE extends "
|
|
|
|
"beyond end of command buffer\n");
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_FLUSH();
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -EINVAL;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
2005-11-08 14:40:03 -07:00
|
|
|
ret = savage_dispatch_state(dev_priv, &cmd_header,
|
2007-07-19 18:11:11 -06:00
|
|
|
(const uint32_t *)cmdbuf->cmd_addr);
|
|
|
|
cmdbuf->cmd_addr += j;
|
2005-01-01 13:22:58 -07:00
|
|
|
i += j;
|
|
|
|
break;
|
|
|
|
case SAVAGE_CMD_CLEAR:
|
2007-07-19 18:11:11 -06:00
|
|
|
if (i + 1 > cmdbuf->size) {
|
2005-01-20 05:23:25 -07:00
|
|
|
DRM_ERROR("command SAVAGE_CMD_CLEAR extends "
|
|
|
|
"beyond end of command buffer\n");
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_FLUSH();
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -EINVAL;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
2005-01-20 05:23:25 -07:00
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
ret = savage_dispatch_clear(dev_priv, &cmd_header,
|
2007-07-19 18:11:11 -06:00
|
|
|
cmdbuf->cmd_addr,
|
|
|
|
cmdbuf->nbox,
|
|
|
|
cmdbuf->box_addr);
|
|
|
|
cmdbuf->cmd_addr++;
|
2005-01-01 13:22:58 -07:00
|
|
|
i++;
|
|
|
|
break;
|
|
|
|
case SAVAGE_CMD_SWAP:
|
2007-07-19 18:11:11 -06:00
|
|
|
ret = savage_dispatch_swap(dev_priv, cmdbuf->nbox,
|
|
|
|
cmdbuf->box_addr);
|
2005-01-01 13:22:58 -07:00
|
|
|
break;
|
|
|
|
default:
|
2007-07-19 18:11:11 -06:00
|
|
|
DRM_ERROR("invalid command 0x%x\n",
|
|
|
|
cmd_header.cmd.cmd);
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_FLUSH();
|
2007-07-19 18:00:17 -06:00
|
|
|
ret = -EINVAL;
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
if (ret != 0) {
|
|
|
|
DMA_FLUSH();
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
2005-03-05 18:41:06 -07:00
|
|
|
}
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|
|
|
|
|
2005-01-05 16:45:42 -07:00
|
|
|
if (first_draw_cmd) {
|
2007-11-21 23:10:36 -07:00
|
|
|
ret = savage_dispatch_draw(
|
2007-07-19 18:11:11 -06:00
|
|
|
dev_priv, first_draw_cmd, cmdbuf->cmd_addr, dmabuf,
|
|
|
|
cmdbuf->vb_addr, cmdbuf->vb_size, cmdbuf->vb_stride,
|
|
|
|
cmdbuf->nbox, cmdbuf->box_addr);
|
2005-03-05 18:41:06 -07:00
|
|
|
if (ret != 0) {
|
|
|
|
DMA_FLUSH();
|
2005-11-08 14:40:03 -07:00
|
|
|
goto done;
|
2005-03-05 18:41:06 -07:00
|
|
|
}
|
2005-01-05 16:45:42 -07:00
|
|
|
}
|
|
|
|
|
2005-03-05 18:41:06 -07:00
|
|
|
DMA_FLUSH();
|
|
|
|
|
2007-07-19 18:11:11 -06:00
|
|
|
if (dmabuf && cmdbuf->discard) {
|
2005-01-01 13:22:58 -07:00
|
|
|
drm_savage_buf_priv_t *buf_priv = dmabuf->dev_private;
|
|
|
|
uint16_t event;
|
|
|
|
event = savage_bci_emit_event(dev_priv, SAVAGE_WAIT_3D);
|
|
|
|
SET_AGE(&buf_priv->age, event, dev_priv->event_wrap);
|
|
|
|
savage_freelist_put(dev, dmabuf);
|
|
|
|
}
|
|
|
|
|
2005-11-08 14:40:03 -07:00
|
|
|
done:
|
|
|
|
/* If we didn't need to allocate them, these'll be NULL */
|
2007-07-19 18:11:11 -06:00
|
|
|
drm_free(kcmd_addr, cmdbuf->size * 8, DRM_MEM_DRIVER);
|
|
|
|
drm_free(kvb_addr, cmdbuf->vb_size, DRM_MEM_DRIVER);
|
|
|
|
drm_free(kbox_addr, cmdbuf->nbox * sizeof(struct drm_clip_rect),
|
2005-11-08 14:40:03 -07:00
|
|
|
DRM_MEM_DRIVER);
|
|
|
|
|
|
|
|
return ret;
|
2005-01-01 13:22:58 -07:00
|
|
|
}
|