2006-08-26 16:55:02 -06:00
|
|
|
|
/*
|
|
|
|
|
* Copyright 2005-2006 Stephane Marchesin
|
|
|
|
|
* All Rights Reserved.
|
|
|
|
|
*
|
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
|
*
|
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
|
* Software.
|
|
|
|
|
*
|
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
|
* PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
|
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
|
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include "drmP.h"
|
|
|
|
|
#include "drm.h"
|
|
|
|
|
#include "nouveau_drv.h"
|
|
|
|
|
#include "nouveau_drm.h"
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* returns the number of hw fifos */
|
2007-07-12 23:09:31 -06:00
|
|
|
|
int nouveau_fifo_number(struct drm_device *dev)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv=dev->dev_private;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
switch(dev_priv->card_type)
|
|
|
|
|
{
|
|
|
|
|
case NV_03:
|
|
|
|
|
return 8;
|
|
|
|
|
case NV_04:
|
|
|
|
|
case NV_05:
|
|
|
|
|
return 16;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
case NV_50:
|
|
|
|
|
return 128;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
default:
|
|
|
|
|
return 32;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
|
2006-11-28 13:32:03 -07:00
|
|
|
|
/* returns the size of fifo context */
|
2007-07-12 23:09:31 -06:00
|
|
|
|
int nouveau_fifo_ctx_size(struct drm_device *dev)
|
2006-11-28 13:32:03 -07:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv=dev->dev_private;
|
2006-11-28 13:32:03 -07:00
|
|
|
|
|
|
|
|
|
if (dev_priv->card_type >= NV_40)
|
|
|
|
|
return 128;
|
2007-05-08 13:18:02 -06:00
|
|
|
|
else if (dev_priv->card_type >= NV_17)
|
2006-11-28 13:32:03 -07:00
|
|
|
|
return 64;
|
|
|
|
|
else
|
|
|
|
|
return 32;
|
|
|
|
|
}
|
|
|
|
|
|
2006-08-26 16:55:02 -06:00
|
|
|
|
/***********************************
|
|
|
|
|
* functions doing the actual work
|
|
|
|
|
***********************************/
|
|
|
|
|
|
|
|
|
|
/* voir nv_xaa.c : NVResetGraphics
|
|
|
|
|
* m<EFBFBD>moire mapp<EFBFBD>e par nv_driver.c : NVMapMem
|
|
|
|
|
* voir nv_driver.c : NVPreInit
|
|
|
|
|
*/
|
|
|
|
|
|
2007-07-12 23:09:31 -06:00
|
|
|
|
static int nouveau_fifo_instmem_configure(struct drm_device *dev)
|
2006-10-10 16:28:15 -06:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_RAMHT,
|
2006-11-13 14:11:49 -07:00
|
|
|
|
(0x03 << 24) /* search 128 */ |
|
|
|
|
|
((dev_priv->ramht_bits - 9) << 16) |
|
|
|
|
|
(dev_priv->ramht_offset >> 8)
|
|
|
|
|
);
|
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_RAMRO, dev_priv->ramro_offset>>8);
|
2007-03-26 03:43:48 -06:00
|
|
|
|
|
2006-12-03 02:02:54 -07:00
|
|
|
|
switch(dev_priv->card_type)
|
|
|
|
|
{
|
|
|
|
|
case NV_50:
|
|
|
|
|
case NV_40:
|
|
|
|
|
NV_WRITE(NV40_PFIFO_RAMFC, 0x30002);
|
2007-06-24 09:57:57 -06:00
|
|
|
|
if((dev_priv->chipset == 0x49) || (dev_priv->chipset == 0x4b))
|
|
|
|
|
NV_WRITE(0x2230,0x00000001);
|
2006-12-03 02:02:54 -07:00
|
|
|
|
break;
|
|
|
|
|
case NV_44:
|
|
|
|
|
NV_WRITE(NV40_PFIFO_RAMFC, ((nouveau_mem_fb_amount(dev)-512*1024+dev_priv->ramfc_offset)>>16) |
|
|
|
|
|
(2 << 16));
|
|
|
|
|
break;
|
|
|
|
|
case NV_30:
|
|
|
|
|
case NV_20:
|
2007-05-08 13:18:02 -06:00
|
|
|
|
case NV_17:
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_RAMFC, (dev_priv->ramfc_offset>>8) |
|
2006-12-03 02:02:54 -07:00
|
|
|
|
(1 << 16) /* 64 Bytes entry*/);
|
2007-05-08 13:18:02 -06:00
|
|
|
|
/* XXX nvidia blob set bit 18, 21,23 for nv20 & nv30 */
|
2006-12-03 02:02:54 -07:00
|
|
|
|
break;
|
2007-07-14 10:32:11 -06:00
|
|
|
|
case NV_11:
|
2007-05-08 13:18:02 -06:00
|
|
|
|
case NV_10:
|
2006-12-03 02:02:54 -07:00
|
|
|
|
case NV_04:
|
|
|
|
|
case NV_03:
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_RAMFC, dev_priv->ramfc_offset>>8);
|
2006-12-03 02:02:54 -07:00
|
|
|
|
break;
|
2006-11-13 14:11:49 -07:00
|
|
|
|
}
|
2006-11-29 16:31:42 -07:00
|
|
|
|
|
2006-11-13 14:11:49 -07:00
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2007-07-12 23:09:31 -06:00
|
|
|
|
int nouveau_fifo_init(struct drm_device *dev)
|
2006-11-13 14:11:49 -07:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2006-11-13 14:11:49 -07:00
|
|
|
|
int ret;
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-03-26 03:43:48 -06:00
|
|
|
|
NV_WRITE(NV03_PMC_ENABLE, NV_READ(NV03_PMC_ENABLE) &
|
|
|
|
|
~NV_PMC_ENABLE_PFIFO);
|
|
|
|
|
NV_WRITE(NV03_PMC_ENABLE, NV_READ(NV03_PMC_ENABLE) |
|
|
|
|
|
NV_PMC_ENABLE_PFIFO);
|
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 0x00000000);
|
2006-11-13 14:11:49 -07:00
|
|
|
|
|
|
|
|
|
ret = nouveau_fifo_instmem_configure(dev);
|
|
|
|
|
if (ret) {
|
|
|
|
|
DRM_ERROR("Failed to configure instance memory\n");
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* FIXME remove all the stuff that's done in nouveau_fifo_alloc */
|
|
|
|
|
|
|
|
|
|
DRM_DEBUG("Setting defaults for remaining PFIFO regs\n");
|
|
|
|
|
|
|
|
|
|
/* All channels into PIO mode */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV04_PFIFO_MODE, 0x00000000);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE1_PUSH0, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL0, 0x00000000);
|
2006-11-13 14:11:49 -07:00
|
|
|
|
/* Channel 0 active, PIO mode */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE1_PUSH1, 0x00000000);
|
2006-11-13 14:11:49 -07:00
|
|
|
|
/* PUT and GET to 0 */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_PUT, 0x00000000);
|
2007-03-11 07:02:40 -06:00
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_GET, 0x00000000);
|
2006-11-13 14:11:49 -07:00
|
|
|
|
/* No cmdbuf object */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_INSTANCE, 0x00000000);
|
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE0_PUSH0, 0x00000000);
|
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE0_PULL0, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_SIZE, 0x0000FFFF);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_HASH, 0x0000FFFF);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE0_PULL1, 0x00000001);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_CTL, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_STATE, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_ENGINE, 0x00000000);
|
|
|
|
|
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_FETCH, NV_PFIFO_CACHE1_DMA_FETCH_TRIG_112_BYTES |
|
|
|
|
|
NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
|
|
|
|
|
NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_4 |
|
2007-01-25 15:06:48 -07:00
|
|
|
|
#ifdef __BIG_ENDIAN
|
2007-02-13 16:08:55 -07:00
|
|
|
|
NV_PFIFO_CACHE1_BIG_ENDIAN |
|
2007-01-25 15:06:48 -07:00
|
|
|
|
#endif
|
|
|
|
|
0x00000000);
|
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_PUSH, 0x00000001);
|
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE1_PUSH0, 0x00000001);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL0, 0x00000001);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL1, 0x00000001);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
/* FIXME on NV04 */
|
2007-02-05 17:17:32 -07:00
|
|
|
|
if (dev_priv->card_type >= NV_10) {
|
|
|
|
|
NV_WRITE(NV10_PGRAPH_CTX_USER, 0x0);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_DELAY_0, 0xff /* retrycount*/ );
|
|
|
|
|
if (dev_priv->card_type >= NV_40)
|
|
|
|
|
NV_WRITE(NV10_PGRAPH_CTX_CONTROL, 0x00002001);
|
|
|
|
|
else
|
|
|
|
|
NV_WRITE(NV10_PGRAPH_CTX_CONTROL, 0x10110000);
|
|
|
|
|
} else {
|
|
|
|
|
NV_WRITE(NV04_PGRAPH_CTX_USER, 0x0);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_DELAY_0, 0xff /* retrycount*/ );
|
|
|
|
|
NV_WRITE(NV04_PGRAPH_CTX_CONTROL, 0x10110000);
|
|
|
|
|
}
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV04_PFIFO_DMA_TIMESLICE, 0x001fffff);
|
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 0x00000001);
|
2006-11-13 14:11:49 -07:00
|
|
|
|
return 0;
|
2006-10-10 16:28:15 -06:00
|
|
|
|
}
|
|
|
|
|
|
2006-12-26 05:30:26 -07:00
|
|
|
|
static int
|
|
|
|
|
nouveau_fifo_cmdbuf_alloc(struct drm_device *dev, int channel)
|
2006-10-10 16:28:15 -06:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
struct nouveau_fifo *chan = dev_priv->fifos[channel];
|
2006-10-10 16:28:15 -06:00
|
|
|
|
struct nouveau_config *config = &dev_priv->config;
|
|
|
|
|
struct mem_block *cb;
|
2006-12-26 05:30:26 -07:00
|
|
|
|
int cb_min_size = max(NV03_FIFO_SIZE,PAGE_SIZE);
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct nouveau_gpuobj *pushbuf = NULL;
|
2007-07-02 03:31:18 -06:00
|
|
|
|
int ret;
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
|
|
|
|
/* Defaults for unconfigured values */
|
|
|
|
|
if (!config->cmdbuf.location)
|
|
|
|
|
config->cmdbuf.location = NOUVEAU_MEM_FB;
|
|
|
|
|
if (!config->cmdbuf.size || config->cmdbuf.size < cb_min_size)
|
|
|
|
|
config->cmdbuf.size = cb_min_size;
|
|
|
|
|
|
|
|
|
|
cb = nouveau_mem_alloc(dev, 0, config->cmdbuf.size,
|
2006-12-26 05:30:26 -07:00
|
|
|
|
config->cmdbuf.location | NOUVEAU_MEM_MAPPED,
|
|
|
|
|
(DRMFILE)-2);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
if (!cb) {
|
|
|
|
|
DRM_ERROR("Couldn't allocate DMA command buffer.\n");
|
|
|
|
|
return DRM_ERR(ENOMEM);
|
|
|
|
|
}
|
|
|
|
|
|
2006-12-26 05:30:26 -07:00
|
|
|
|
if (cb->flags & NOUVEAU_MEM_AGP) {
|
2007-07-10 18:35:10 -06:00
|
|
|
|
DRM_DEBUG("Creating CB in AGP memory\n");
|
|
|
|
|
ret = nouveau_gpuobj_dma_new(dev, channel,
|
|
|
|
|
NV_CLASS_DMA_IN_MEMORY,
|
2007-07-11 18:15:16 -06:00
|
|
|
|
cb->start, cb->size,
|
2007-07-10 18:35:10 -06:00
|
|
|
|
NV_DMA_ACCESS_RO, NV_DMA_TARGET_AGP, &pushbuf);
|
|
|
|
|
} else if ( cb->flags & NOUVEAU_MEM_PCI) {
|
2007-07-11 18:35:39 -06:00
|
|
|
|
DRM_DEBUG("Creating CB in PCI memory\n");
|
2007-07-10 18:35:10 -06:00
|
|
|
|
ret = nouveau_gpuobj_dma_new(dev, channel,
|
|
|
|
|
NV_CLASS_DMA_IN_MEMORY,
|
|
|
|
|
cb->start,
|
|
|
|
|
cb->size,
|
|
|
|
|
NV_DMA_ACCESS_RO, NV_DMA_TARGET_PCI_NONLINEAR, &pushbuf);
|
2006-12-26 05:30:26 -07:00
|
|
|
|
} else if (dev_priv->card_type != NV_04) {
|
2007-07-02 03:31:18 -06:00
|
|
|
|
ret = nouveau_gpuobj_dma_new
|
|
|
|
|
(dev, channel, NV_CLASS_DMA_IN_MEMORY,
|
2007-07-11 18:15:16 -06:00
|
|
|
|
cb->start,
|
2007-07-02 03:31:18 -06:00
|
|
|
|
cb->size, NV_DMA_ACCESS_RO, NV_DMA_TARGET_VIDMEM,
|
|
|
|
|
&pushbuf);
|
2006-12-26 05:30:26 -07:00
|
|
|
|
} else {
|
|
|
|
|
/* NV04 cmdbuf hack, from original ddx.. not sure of it's
|
|
|
|
|
* exact reason for existing :) PCI access to cmdbuf in
|
|
|
|
|
* VRAM.
|
|
|
|
|
*/
|
2007-07-02 03:31:18 -06:00
|
|
|
|
ret = nouveau_gpuobj_dma_new
|
|
|
|
|
(dev, channel, NV_CLASS_DMA_IN_MEMORY,
|
2007-07-11 18:15:16 -06:00
|
|
|
|
cb->start + drm_get_resource_start(dev, 1),
|
|
|
|
|
cb->size, NV_DMA_ACCESS_RO,
|
2007-07-02 03:31:18 -06:00
|
|
|
|
NV_DMA_TARGET_PCI, &pushbuf);
|
2006-12-26 05:30:26 -07:00
|
|
|
|
}
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-07-02 03:31:18 -06:00
|
|
|
|
if (ret) {
|
2006-12-26 05:30:26 -07:00
|
|
|
|
nouveau_mem_free(dev, cb);
|
2007-07-02 03:31:18 -06:00
|
|
|
|
DRM_ERROR("Error creating push buffer ctxdma: %d\n", ret);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if ((ret = nouveau_gpuobj_ref_add(dev, channel, 0, pushbuf,
|
|
|
|
|
&chan->pushbuf))) {
|
|
|
|
|
DRM_ERROR("Error referencing push buffer ctxdma: %d\n", ret);
|
|
|
|
|
return ret;
|
2006-12-26 05:30:26 -07:00
|
|
|
|
}
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
dev_priv->fifos[channel]->pushbuf_base = 0;
|
|
|
|
|
dev_priv->fifos[channel]->pushbuf_mem = cb;
|
2006-10-10 16:28:15 -06:00
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* allocates and initializes a fifo for user space consumption */
|
2007-07-12 23:09:31 -06:00
|
|
|
|
int nouveau_fifo_alloc(struct drm_device *dev, int *chan_ret, DRMFILE filp,
|
2007-06-24 03:03:35 -06:00
|
|
|
|
uint32_t vram_handle, uint32_t tt_handle)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
{
|
|
|
|
|
int ret;
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
|
struct nouveau_engine_func *engine = &dev_priv->Engine;
|
2007-06-24 02:55:06 -06:00
|
|
|
|
struct nouveau_fifo *chan;
|
2007-03-22 21:45:00 -06:00
|
|
|
|
int channel;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Alright, here is the full story
|
|
|
|
|
* Nvidia cards have multiple hw fifo contexts (praise them for that,
|
|
|
|
|
* no complicated crash-prone context switches)
|
|
|
|
|
* We allocate a new context for each app and let it write to it directly
|
|
|
|
|
* (woo, full userspace command submission !)
|
|
|
|
|
* When there are no more contexts, you lost
|
|
|
|
|
*/
|
2007-07-04 08:12:33 -06:00
|
|
|
|
for(channel=0; channel<nouveau_fifo_number(dev); channel++) {
|
|
|
|
|
if ((dev_priv->card_type == NV_50) && (channel == 0))
|
|
|
|
|
continue;
|
|
|
|
|
if (dev_priv->fifos[channel] == NULL)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
break;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
}
|
2006-08-26 16:55:02 -06:00
|
|
|
|
/* no more fifos. you lost. */
|
2007-03-22 21:45:00 -06:00
|
|
|
|
if (channel==nouveau_fifo_number(dev))
|
2006-08-26 16:55:02 -06:00
|
|
|
|
return DRM_ERR(EINVAL);
|
2007-03-22 21:45:00 -06:00
|
|
|
|
(*chan_ret) = channel;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
dev_priv->fifos[channel] = drm_calloc(1, sizeof(struct nouveau_fifo),
|
|
|
|
|
DRM_MEM_DRIVER);
|
|
|
|
|
if (!dev_priv->fifos[channel])
|
|
|
|
|
return DRM_ERR(ENOMEM);
|
|
|
|
|
dev_priv->fifo_alloc_count++;
|
|
|
|
|
chan = dev_priv->fifos[channel];
|
2007-06-24 02:55:06 -06:00
|
|
|
|
chan->filp = filp;
|
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
DRM_INFO("Allocating FIFO number %d\n", channel);
|
|
|
|
|
|
2007-07-02 03:31:18 -06:00
|
|
|
|
/* Setup channel's default objects */
|
|
|
|
|
ret = nouveau_gpuobj_channel_init(dev, channel, vram_handle, tt_handle);
|
2007-03-12 21:51:55 -06:00
|
|
|
|
if (ret) {
|
2007-03-22 21:45:00 -06:00
|
|
|
|
nouveau_fifo_free(dev, channel);
|
2007-03-12 21:51:55 -06:00
|
|
|
|
return ret;
|
|
|
|
|
}
|
2006-10-11 17:08:15 -06:00
|
|
|
|
|
2007-07-02 03:31:18 -06:00
|
|
|
|
/* allocate a command buffer, and create a dma object for the gpu */
|
|
|
|
|
ret = nouveau_fifo_cmdbuf_alloc(dev, channel);
|
2007-06-24 03:03:35 -06:00
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Allocate space for per-channel fixed notifier memory */
|
|
|
|
|
ret = nouveau_notifier_init_channel(dev, channel, filp);
|
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2006-10-10 16:28:15 -06:00
|
|
|
|
nouveau_wait_for_idle(dev);
|
|
|
|
|
|
|
|
|
|
/* disable the fifo caches */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_PUSH, NV_READ(NV04_PFIFO_CACHE1_DMA_PUSH)&(~0x1));
|
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE1_PUSH0, 0x00000000);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL0, 0x00000000);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-06-24 02:55:23 -06:00
|
|
|
|
/* Create a graphics context for new channel */
|
2007-06-24 03:00:26 -06:00
|
|
|
|
ret = engine->graph.create_context(dev, channel);
|
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
2007-06-24 02:55:23 -06:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Construct inital RAMFC for new channel */
|
2007-06-24 02:58:14 -06:00
|
|
|
|
ret = engine->fifo.create_context(dev, channel);
|
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
2006-10-17 09:37:19 -06:00
|
|
|
|
}
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-01-01 20:41:34 -07:00
|
|
|
|
/* setup channel's default get/put values */
|
2007-07-04 08:12:33 -06:00
|
|
|
|
if (dev_priv->card_type < NV_50) {
|
|
|
|
|
NV_WRITE(NV03_FIFO_REGS_DMAPUT(channel), chan->pushbuf_base);
|
|
|
|
|
NV_WRITE(NV03_FIFO_REGS_DMAGET(channel), chan->pushbuf_base);
|
|
|
|
|
} else {
|
|
|
|
|
NV_WRITE(NV50_FIFO_REGS_DMAPUT(channel), chan->pushbuf_base);
|
|
|
|
|
NV_WRITE(NV50_FIFO_REGS_DMAGET(channel), chan->pushbuf_base);
|
|
|
|
|
}
|
2006-10-16 14:29:31 -06:00
|
|
|
|
|
2007-01-01 20:41:34 -07:00
|
|
|
|
/* If this is the first channel, setup PFIFO ourselves. For any
|
|
|
|
|
* other case, the GPU will handle this when it switches contexts.
|
|
|
|
|
*/
|
2007-07-04 08:12:33 -06:00
|
|
|
|
if (dev_priv->fifo_alloc_count == 1) {
|
2007-06-24 03:00:44 -06:00
|
|
|
|
ret = engine->fifo.load_context(dev, channel);
|
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
ret = engine->graph.load_context(dev, channel);
|
|
|
|
|
if (ret) {
|
|
|
|
|
nouveau_fifo_free(dev, channel);
|
|
|
|
|
return ret;
|
2007-01-01 21:08:04 -07:00
|
|
|
|
}
|
2007-06-28 05:01:17 -06:00
|
|
|
|
|
|
|
|
|
/* Temporary hack, to avoid breaking Xv on cards where the
|
|
|
|
|
* initial context value for 0x400710 doesn't have these bits
|
|
|
|
|
* set. Proper fix would be to find which object+method is
|
|
|
|
|
* responsible for modifying this state.
|
|
|
|
|
*/
|
2007-07-04 08:12:33 -06:00
|
|
|
|
if (dev_priv->chipset >= 0x10 && dev_priv->chipset < 0x50) {
|
2007-06-28 05:01:17 -06:00
|
|
|
|
uint32_t tmp;
|
|
|
|
|
tmp = NV_READ(NV10_PGRAPH_SURFACE) & 0x0007ff00;
|
|
|
|
|
NV_WRITE(NV10_PGRAPH_SURFACE, tmp);
|
|
|
|
|
tmp = NV_READ(NV10_PGRAPH_SURFACE) | 0x00020100;
|
|
|
|
|
NV_WRITE(NV10_PGRAPH_SURFACE, tmp);
|
|
|
|
|
}
|
2007-01-01 20:41:34 -07:00
|
|
|
|
}
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_DMA_PUSH,
|
|
|
|
|
NV_READ(NV04_PFIFO_CACHE1_DMA_PUSH) | 1);
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHE1_PUSH0, 0x00000001);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL0, 0x00000001);
|
|
|
|
|
NV_WRITE(NV04_PFIFO_CACHE1_PULL1, 0x00000001);
|
2006-10-13 13:57:49 -06:00
|
|
|
|
|
2006-10-10 16:28:15 -06:00
|
|
|
|
/* reenable the fifo caches */
|
2007-07-04 08:12:33 -06:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 1);
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
2007-03-22 21:45:00 -06:00
|
|
|
|
DRM_INFO("%s: initialised FIFO %d\n", __func__, channel);
|
2006-08-26 16:55:02 -06:00
|
|
|
|
return 0;
|
|
|
|
|
}
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
|
|
|
|
/* stops a fifo */
|
2007-07-12 23:09:31 -06:00
|
|
|
|
void nouveau_fifo_free(struct drm_device *dev, int channel)
|
2006-10-10 16:28:15 -06:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
|
struct nouveau_engine_func *engine = &dev_priv->Engine;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
struct nouveau_fifo *chan = dev_priv->fifos[channel];
|
|
|
|
|
|
|
|
|
|
if (!chan) {
|
|
|
|
|
DRM_ERROR("Freeing non-existant channel %d\n", channel);
|
|
|
|
|
return;
|
|
|
|
|
}
|
2006-10-16 14:29:31 -06:00
|
|
|
|
|
2007-03-12 21:51:55 -06:00
|
|
|
|
DRM_INFO("%s: freeing fifo %d\n", __func__, channel);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
|
|
|
|
/* disable the fifo caches */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 0x00000000);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2006-10-16 14:29:31 -06:00
|
|
|
|
// FIXME XXX needs more code
|
2007-07-04 08:12:33 -06:00
|
|
|
|
|
2007-06-24 02:58:14 -06:00
|
|
|
|
engine->fifo.destroy_context(dev, channel);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
|
2007-03-12 21:51:55 -06:00
|
|
|
|
/* Cleanup PGRAPH state */
|
2007-06-24 03:00:44 -06:00
|
|
|
|
engine->graph.destroy_context(dev, channel);
|
2007-01-01 22:35:00 -07:00
|
|
|
|
|
2006-10-10 16:28:15 -06:00
|
|
|
|
/* reenable the fifo caches */
|
2007-02-02 20:57:06 -07:00
|
|
|
|
NV_WRITE(NV03_PFIFO_CACHES, 0x00000001);
|
2006-11-13 10:51:13 -07:00
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
/* Deallocate push buffer */
|
|
|
|
|
nouveau_gpuobj_ref_del(dev, &chan->pushbuf);
|
|
|
|
|
if (chan->pushbuf_mem) {
|
|
|
|
|
nouveau_mem_free(dev, chan->pushbuf_mem);
|
|
|
|
|
chan->pushbuf_mem = NULL;
|
2007-07-02 03:31:18 -06:00
|
|
|
|
}
|
2007-03-12 21:51:55 -06:00
|
|
|
|
|
2007-06-24 03:03:35 -06:00
|
|
|
|
nouveau_notifier_takedown_channel(dev, channel);
|
|
|
|
|
|
2007-03-12 21:51:55 -06:00
|
|
|
|
/* Destroy objects belonging to the channel */
|
2007-07-02 03:31:18 -06:00
|
|
|
|
nouveau_gpuobj_channel_takedown(dev, channel);
|
2006-12-26 05:30:26 -07:00
|
|
|
|
|
2007-07-04 08:12:33 -06:00
|
|
|
|
dev_priv->fifos[channel] = NULL;
|
2006-11-13 10:51:13 -07:00
|
|
|
|
dev_priv->fifo_alloc_count--;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
drm_free(chan, sizeof(*chan), DRM_MEM_DRIVER);
|
2006-10-10 16:28:15 -06:00
|
|
|
|
}
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
|
|
|
|
/* cleanups all the fifos from filp */
|
2007-07-12 23:09:31 -06:00
|
|
|
|
void nouveau_fifo_cleanup(struct drm_device *dev, DRMFILE filp)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
{
|
|
|
|
|
int i;
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
|
|
|
|
DRM_DEBUG("clearing FIFO enables from filp\n");
|
|
|
|
|
for(i=0;i<nouveau_fifo_number(dev);i++)
|
2007-07-04 08:12:33 -06:00
|
|
|
|
if (dev_priv->fifos[i] && dev_priv->fifos[i]->filp==filp)
|
2006-10-10 16:28:15 -06:00
|
|
|
|
nouveau_fifo_free(dev,i);
|
2006-08-26 16:55:02 -06:00
|
|
|
|
}
|
|
|
|
|
|
2007-03-21 00:57:47 -06:00
|
|
|
|
int
|
2007-07-12 23:09:31 -06:00
|
|
|
|
nouveau_fifo_owner(struct drm_device *dev, DRMFILE filp, int channel)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
{
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
2007-03-21 00:57:47 -06:00
|
|
|
|
if (channel >= nouveau_fifo_number(dev))
|
|
|
|
|
return 0;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
if (dev_priv->fifos[channel] == NULL)
|
2007-03-21 00:57:47 -06:00
|
|
|
|
return 0;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
return (dev_priv->fifos[channel]->filp == filp);
|
2006-08-26 16:55:02 -06:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/***********************************
|
|
|
|
|
* ioctls wrapping the functions
|
|
|
|
|
***********************************/
|
|
|
|
|
|
2006-10-10 16:28:15 -06:00
|
|
|
|
static int nouveau_ioctl_fifo_alloc(DRM_IOCTL_ARGS)
|
2006-08-26 16:55:02 -06:00
|
|
|
|
{
|
|
|
|
|
DRM_DEVICE;
|
2007-07-12 23:09:31 -06:00
|
|
|
|
struct drm_nouveau_private *dev_priv = dev->dev_private;
|
|
|
|
|
struct drm_nouveau_fifo_alloc init;
|
2007-07-15 20:32:51 -06:00
|
|
|
|
struct drm_map_list *entry;
|
2007-07-11 18:15:16 -06:00
|
|
|
|
struct nouveau_fifo *chan;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
int res;
|
|
|
|
|
|
2007-07-12 23:09:31 -06:00
|
|
|
|
DRM_COPY_FROM_USER_IOCTL(init,
|
|
|
|
|
(struct drm_nouveau_fifo_alloc __user *) data,
|
2007-03-22 21:45:00 -06:00
|
|
|
|
sizeof(init));
|
|
|
|
|
|
2007-07-10 20:38:48 -06:00
|
|
|
|
if (init.fb_ctxdma_handle == ~0 || init.tt_ctxdma_handle == ~0)
|
|
|
|
|
return DRM_ERR(EINVAL);
|
|
|
|
|
|
2007-06-24 03:03:35 -06:00
|
|
|
|
res = nouveau_fifo_alloc(dev, &init.channel, filp,
|
|
|
|
|
init.fb_ctxdma_handle,
|
|
|
|
|
init.tt_ctxdma_handle);
|
2007-03-22 21:45:00 -06:00
|
|
|
|
if (res)
|
|
|
|
|
return res;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
chan = dev_priv->fifos[init.channel];
|
2007-03-22 21:45:00 -06:00
|
|
|
|
|
2007-06-24 03:03:35 -06:00
|
|
|
|
init.put_base = chan->pushbuf_base;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
|
2007-03-22 21:45:00 -06:00
|
|
|
|
/* make the fifo available to user space */
|
|
|
|
|
/* first, the fifo control regs */
|
2007-07-04 08:12:33 -06:00
|
|
|
|
init.ctrl = dev_priv->mmio->offset;
|
|
|
|
|
if (dev_priv->card_type < NV_50) {
|
|
|
|
|
init.ctrl += NV03_FIFO_REGS(init.channel);
|
|
|
|
|
init.ctrl_size = NV03_FIFO_REGS_SIZE;
|
|
|
|
|
} else {
|
|
|
|
|
init.ctrl += NV50_FIFO_REGS(init.channel);
|
|
|
|
|
init.ctrl_size = NV50_FIFO_REGS_SIZE;
|
|
|
|
|
}
|
2007-03-22 21:45:00 -06:00
|
|
|
|
res = drm_addmap(dev, init.ctrl, init.ctrl_size, _DRM_REGISTERS,
|
2007-06-24 03:03:35 -06:00
|
|
|
|
0, &chan->regs);
|
2007-03-22 21:45:00 -06:00
|
|
|
|
if (res != 0)
|
|
|
|
|
return res;
|
|
|
|
|
|
2007-07-11 18:15:16 -06:00
|
|
|
|
entry = drm_find_matching_map(dev, chan->regs);
|
|
|
|
|
if (!entry)
|
|
|
|
|
return DRM_ERR(EINVAL);
|
|
|
|
|
init.ctrl = entry->user_token;
|
|
|
|
|
|
2007-03-22 21:45:00 -06:00
|
|
|
|
/* pass back FIFO map info to the caller */
|
2007-07-11 18:15:16 -06:00
|
|
|
|
init.cmdbuf = chan->pushbuf_mem->map_handle;
|
2007-07-04 08:12:33 -06:00
|
|
|
|
init.cmdbuf_size = chan->pushbuf_mem->size;
|
2007-06-24 03:03:35 -06:00
|
|
|
|
|
|
|
|
|
/* and the notifier block */
|
2007-07-11 18:15:16 -06:00
|
|
|
|
init.notifier = chan->notifier_block->map_handle;
|
2007-06-24 03:03:35 -06:00
|
|
|
|
init.notifier_size = chan->notifier_block->size;
|
2007-03-22 21:45:00 -06:00
|
|
|
|
|
2007-07-12 23:09:31 -06:00
|
|
|
|
DRM_COPY_TO_USER_IOCTL((struct drm_nouveau_fifo_alloc __user *)data,
|
2007-03-22 21:45:00 -06:00
|
|
|
|
init, sizeof(init));
|
|
|
|
|
return 0;
|
2006-08-26 16:55:02 -06:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/***********************************
|
|
|
|
|
* finally, the ioctl table
|
|
|
|
|
***********************************/
|
|
|
|
|
|
2007-07-15 20:32:51 -06:00
|
|
|
|
struct drm_ioctl_desc nouveau_ioctls[] = {
|
2007-03-26 03:43:48 -06:00
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_FIFO_ALLOC)] = {nouveau_ioctl_fifo_alloc, DRM_AUTH},
|
2007-06-24 03:03:35 -06:00
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_GROBJ_ALLOC)] = {nouveau_ioctl_grobj_alloc, DRM_AUTH},
|
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_NOTIFIER_ALLOC)] = {nouveau_ioctl_notifier_alloc, DRM_AUTH},
|
2006-08-26 16:55:02 -06:00
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_MEM_ALLOC)] = {nouveau_ioctl_mem_alloc, DRM_AUTH},
|
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_MEM_FREE)] = {nouveau_ioctl_mem_free, DRM_AUTH},
|
2006-08-30 00:55:02 -06:00
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_GETPARAM)] = {nouveau_ioctl_getparam, DRM_AUTH},
|
|
|
|
|
[DRM_IOCTL_NR(DRM_NOUVEAU_SETPARAM)] = {nouveau_ioctl_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY},
|
2006-08-26 16:55:02 -06:00
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);
|