amdgpu: annotate public functions

This was done with:
nm --dynamic --defined-only build/amdgpu/libdrm_amdgpu.so | \
	grep amdgpu_ | \
	cut -d' ' -f3 > /tmp/a.txt

while read sym; do
	read f func line _ <<<$(cscope -d -L -1 $sym)
	if [ ! -z "$f" ]; then
		line=$((line-1))
		sed -i "${line}s/^/drm_public /" $f
	fi
done < /tmp/a.txt

Then the alignment of function arguments were manually fixed all over.
The idea here will be to switch the default visibility to hidden so we
don't export symbols we shouldn't.

Signed-off-by: Lucas De Marchi <lucas.demarchi@intel.com>
Acked-by: Eric Engestrom <eric.engestrom@intel.com>
Reviewed-by: Michel Dänzer <michel.daenzer@amd.com>
main
Lucas De Marchi 2018-09-13 14:57:13 -07:00
parent d7320bfcdd
commit e15e3a65b8
6 changed files with 173 additions and 167 deletions

View File

@ -69,7 +69,7 @@ static int amdgpu_bo_create(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_bo_alloc(amdgpu_device_handle dev, drm_public int amdgpu_bo_alloc(amdgpu_device_handle dev,
struct amdgpu_bo_alloc_request *alloc_buffer, struct amdgpu_bo_alloc_request *alloc_buffer,
amdgpu_bo_handle *buf_handle) amdgpu_bo_handle *buf_handle)
{ {
@ -107,7 +107,7 @@ out:
return r; return r;
} }
int amdgpu_bo_set_metadata(amdgpu_bo_handle bo, drm_public int amdgpu_bo_set_metadata(amdgpu_bo_handle bo,
struct amdgpu_bo_metadata *info) struct amdgpu_bo_metadata *info)
{ {
struct drm_amdgpu_gem_metadata args = {}; struct drm_amdgpu_gem_metadata args = {};
@ -130,7 +130,7 @@ int amdgpu_bo_set_metadata(amdgpu_bo_handle bo,
&args, sizeof(args)); &args, sizeof(args));
} }
int amdgpu_bo_query_info(amdgpu_bo_handle bo, drm_public int amdgpu_bo_query_info(amdgpu_bo_handle bo,
struct amdgpu_bo_info *info) struct amdgpu_bo_info *info)
{ {
struct drm_amdgpu_gem_metadata metadata = {}; struct drm_amdgpu_gem_metadata metadata = {};
@ -227,7 +227,7 @@ static int amdgpu_bo_export_flink(amdgpu_bo_handle bo)
return r; return r;
} }
int amdgpu_bo_export(amdgpu_bo_handle bo, drm_public int amdgpu_bo_export(amdgpu_bo_handle bo,
enum amdgpu_bo_handle_type type, enum amdgpu_bo_handle_type type,
uint32_t *shared_handle) uint32_t *shared_handle)
{ {
@ -255,7 +255,7 @@ int amdgpu_bo_export(amdgpu_bo_handle bo,
return -EINVAL; return -EINVAL;
} }
int amdgpu_bo_import(amdgpu_device_handle dev, drm_public int amdgpu_bo_import(amdgpu_device_handle dev,
enum amdgpu_bo_handle_type type, enum amdgpu_bo_handle_type type,
uint32_t shared_handle, uint32_t shared_handle,
struct amdgpu_bo_import_result *output) struct amdgpu_bo_import_result *output)
@ -401,7 +401,7 @@ unlock:
return r; return r;
} }
int amdgpu_bo_free(amdgpu_bo_handle buf_handle) drm_public int amdgpu_bo_free(amdgpu_bo_handle buf_handle)
{ {
struct amdgpu_device *dev; struct amdgpu_device *dev;
struct amdgpu_bo *bo = buf_handle; struct amdgpu_bo *bo = buf_handle;
@ -433,12 +433,12 @@ int amdgpu_bo_free(amdgpu_bo_handle buf_handle)
return 0; return 0;
} }
void amdgpu_bo_inc_ref(amdgpu_bo_handle bo) drm_public void amdgpu_bo_inc_ref(amdgpu_bo_handle bo)
{ {
atomic_inc(&bo->refcount); atomic_inc(&bo->refcount);
} }
int amdgpu_bo_cpu_map(amdgpu_bo_handle bo, void **cpu) drm_public int amdgpu_bo_cpu_map(amdgpu_bo_handle bo, void **cpu)
{ {
union drm_amdgpu_gem_mmap args; union drm_amdgpu_gem_mmap args;
void *ptr; void *ptr;
@ -486,7 +486,7 @@ int amdgpu_bo_cpu_map(amdgpu_bo_handle bo, void **cpu)
return 0; return 0;
} }
int amdgpu_bo_cpu_unmap(amdgpu_bo_handle bo) drm_public int amdgpu_bo_cpu_unmap(amdgpu_bo_handle bo)
{ {
int r; int r;
@ -512,7 +512,7 @@ int amdgpu_bo_cpu_unmap(amdgpu_bo_handle bo)
return r; return r;
} }
int amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev, drm_public int amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev,
struct amdgpu_buffer_size_alignments *info) struct amdgpu_buffer_size_alignments *info)
{ {
info->size_local = dev->dev_info.pte_fragment_size; info->size_local = dev->dev_info.pte_fragment_size;
@ -520,7 +520,7 @@ int amdgpu_query_buffer_size_alignment(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_bo_wait_for_idle(amdgpu_bo_handle bo, drm_public int amdgpu_bo_wait_for_idle(amdgpu_bo_handle bo,
uint64_t timeout_ns, uint64_t timeout_ns,
bool *busy) bool *busy)
{ {
@ -543,7 +543,7 @@ int amdgpu_bo_wait_for_idle(amdgpu_bo_handle bo,
} }
} }
int amdgpu_find_bo_by_cpu_mapping(amdgpu_device_handle dev, drm_public int amdgpu_find_bo_by_cpu_mapping(amdgpu_device_handle dev,
void *cpu, void *cpu,
uint64_t size, uint64_t size,
amdgpu_bo_handle *buf_handle, amdgpu_bo_handle *buf_handle,
@ -585,7 +585,7 @@ int amdgpu_find_bo_by_cpu_mapping(amdgpu_device_handle dev,
return r; return r;
} }
int amdgpu_create_bo_from_user_mem(amdgpu_device_handle dev, drm_public int amdgpu_create_bo_from_user_mem(amdgpu_device_handle dev,
void *cpu, void *cpu,
uint64_t size, uint64_t size,
amdgpu_bo_handle *buf_handle) amdgpu_bo_handle *buf_handle)
@ -618,7 +618,7 @@ out:
return r; return r;
} }
int amdgpu_bo_list_create(amdgpu_device_handle dev, drm_public int amdgpu_bo_list_create(amdgpu_device_handle dev,
uint32_t number_of_resources, uint32_t number_of_resources,
amdgpu_bo_handle *resources, amdgpu_bo_handle *resources,
uint8_t *resource_prios, uint8_t *resource_prios,
@ -673,7 +673,7 @@ int amdgpu_bo_list_create(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_bo_list_destroy(amdgpu_bo_list_handle list) drm_public int amdgpu_bo_list_destroy(amdgpu_bo_list_handle list)
{ {
union drm_amdgpu_bo_list args; union drm_amdgpu_bo_list args;
int r; int r;
@ -691,7 +691,7 @@ int amdgpu_bo_list_destroy(amdgpu_bo_list_handle list)
return r; return r;
} }
int amdgpu_bo_list_update(amdgpu_bo_list_handle handle, drm_public int amdgpu_bo_list_update(amdgpu_bo_list_handle handle,
uint32_t number_of_resources, uint32_t number_of_resources,
amdgpu_bo_handle *resources, amdgpu_bo_handle *resources,
uint8_t *resource_prios) uint8_t *resource_prios)
@ -732,7 +732,7 @@ int amdgpu_bo_list_update(amdgpu_bo_list_handle handle,
return r; return r;
} }
int amdgpu_bo_va_op(amdgpu_bo_handle bo, drm_public int amdgpu_bo_va_op(amdgpu_bo_handle bo,
uint64_t offset, uint64_t offset,
uint64_t size, uint64_t size,
uint64_t addr, uint64_t addr,
@ -749,7 +749,7 @@ int amdgpu_bo_va_op(amdgpu_bo_handle bo,
AMDGPU_VM_PAGE_EXECUTABLE, ops); AMDGPU_VM_PAGE_EXECUTABLE, ops);
} }
int amdgpu_bo_va_op_raw(amdgpu_device_handle dev, drm_public int amdgpu_bo_va_op_raw(amdgpu_device_handle dev,
amdgpu_bo_handle bo, amdgpu_bo_handle bo,
uint64_t offset, uint64_t offset,
uint64_t size, uint64_t size,

View File

@ -48,7 +48,8 @@ static int amdgpu_cs_reset_sem(amdgpu_semaphore_handle sem);
* *
* \return 0 on success otherwise POSIX Error code * \return 0 on success otherwise POSIX Error code
*/ */
int amdgpu_cs_ctx_create2(amdgpu_device_handle dev, uint32_t priority, drm_public int amdgpu_cs_ctx_create2(amdgpu_device_handle dev,
uint32_t priority,
amdgpu_context_handle *context) amdgpu_context_handle *context)
{ {
struct amdgpu_context *gpu_context; struct amdgpu_context *gpu_context;
@ -93,7 +94,7 @@ error:
return r; return r;
} }
int amdgpu_cs_ctx_create(amdgpu_device_handle dev, drm_public int amdgpu_cs_ctx_create(amdgpu_device_handle dev,
amdgpu_context_handle *context) amdgpu_context_handle *context)
{ {
return amdgpu_cs_ctx_create2(dev, AMDGPU_CTX_PRIORITY_NORMAL, context); return amdgpu_cs_ctx_create2(dev, AMDGPU_CTX_PRIORITY_NORMAL, context);
@ -107,7 +108,7 @@ int amdgpu_cs_ctx_create(amdgpu_device_handle dev,
* *
* \return 0 on success otherwise POSIX Error code * \return 0 on success otherwise POSIX Error code
*/ */
int amdgpu_cs_ctx_free(amdgpu_context_handle context) drm_public int amdgpu_cs_ctx_free(amdgpu_context_handle context)
{ {
union drm_amdgpu_ctx args; union drm_amdgpu_ctx args;
int i, j, k; int i, j, k;
@ -141,7 +142,7 @@ int amdgpu_cs_ctx_free(amdgpu_context_handle context)
return r; return r;
} }
int amdgpu_cs_query_reset_state(amdgpu_context_handle context, drm_public int amdgpu_cs_query_reset_state(amdgpu_context_handle context,
uint32_t *state, uint32_t *hangs) uint32_t *state, uint32_t *hangs)
{ {
union drm_amdgpu_ctx args; union drm_amdgpu_ctx args;
@ -323,7 +324,7 @@ error_unlock:
return r; return r;
} }
int amdgpu_cs_submit(amdgpu_context_handle context, drm_public int amdgpu_cs_submit(amdgpu_context_handle context,
uint64_t flags, uint64_t flags,
struct amdgpu_cs_request *ibs_request, struct amdgpu_cs_request *ibs_request,
uint32_t number_of_requests) uint32_t number_of_requests)
@ -407,7 +408,7 @@ static int amdgpu_ioctl_wait_cs(amdgpu_context_handle context,
return 0; return 0;
} }
int amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence, drm_public int amdgpu_cs_query_fence_status(struct amdgpu_cs_fence *fence,
uint64_t timeout_ns, uint64_t timeout_ns,
uint64_t flags, uint64_t flags,
uint32_t *expired) uint32_t *expired)
@ -478,7 +479,7 @@ static int amdgpu_ioctl_wait_fences(struct amdgpu_cs_fence *fences,
return 0; return 0;
} }
int amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences, drm_public int amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences,
uint32_t fence_count, uint32_t fence_count,
bool wait_all, bool wait_all,
uint64_t timeout_ns, uint64_t timeout_ns,
@ -506,7 +507,7 @@ int amdgpu_cs_wait_fences(struct amdgpu_cs_fence *fences,
timeout_ns, status, first); timeout_ns, status, first);
} }
int amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem) drm_public int amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem)
{ {
struct amdgpu_semaphore *gpu_semaphore; struct amdgpu_semaphore *gpu_semaphore;
@ -523,7 +524,7 @@ int amdgpu_cs_create_semaphore(amdgpu_semaphore_handle *sem)
return 0; return 0;
} }
int amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx, drm_public int amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx,
uint32_t ip_type, uint32_t ip_type,
uint32_t ip_instance, uint32_t ip_instance,
uint32_t ring, uint32_t ring,
@ -549,7 +550,7 @@ int amdgpu_cs_signal_semaphore(amdgpu_context_handle ctx,
return 0; return 0;
} }
int amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx, drm_public int amdgpu_cs_wait_semaphore(amdgpu_context_handle ctx,
uint32_t ip_type, uint32_t ip_type,
uint32_t ip_instance, uint32_t ip_instance,
uint32_t ring, uint32_t ring,
@ -595,12 +596,12 @@ static int amdgpu_cs_unreference_sem(amdgpu_semaphore_handle sem)
return 0; return 0;
} }
int amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem) drm_public int amdgpu_cs_destroy_semaphore(amdgpu_semaphore_handle sem)
{ {
return amdgpu_cs_unreference_sem(sem); return amdgpu_cs_unreference_sem(sem);
} }
int amdgpu_cs_create_syncobj2(amdgpu_device_handle dev, drm_public int amdgpu_cs_create_syncobj2(amdgpu_device_handle dev,
uint32_t flags, uint32_t flags,
uint32_t *handle) uint32_t *handle)
{ {
@ -610,7 +611,7 @@ int amdgpu_cs_create_syncobj2(amdgpu_device_handle dev,
return drmSyncobjCreate(dev->fd, flags, handle); return drmSyncobjCreate(dev->fd, flags, handle);
} }
int amdgpu_cs_create_syncobj(amdgpu_device_handle dev, drm_public int amdgpu_cs_create_syncobj(amdgpu_device_handle dev,
uint32_t *handle) uint32_t *handle)
{ {
if (NULL == dev) if (NULL == dev)
@ -619,7 +620,7 @@ int amdgpu_cs_create_syncobj(amdgpu_device_handle dev,
return drmSyncobjCreate(dev->fd, 0, handle); return drmSyncobjCreate(dev->fd, 0, handle);
} }
int amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev, drm_public int amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev,
uint32_t handle) uint32_t handle)
{ {
if (NULL == dev) if (NULL == dev)
@ -628,8 +629,9 @@ int amdgpu_cs_destroy_syncobj(amdgpu_device_handle dev,
return drmSyncobjDestroy(dev->fd, handle); return drmSyncobjDestroy(dev->fd, handle);
} }
int amdgpu_cs_syncobj_reset(amdgpu_device_handle dev, drm_public int amdgpu_cs_syncobj_reset(amdgpu_device_handle dev,
const uint32_t *syncobjs, uint32_t syncobj_count) const uint32_t *syncobjs,
uint32_t syncobj_count)
{ {
if (NULL == dev) if (NULL == dev)
return -EINVAL; return -EINVAL;
@ -637,8 +639,9 @@ int amdgpu_cs_syncobj_reset(amdgpu_device_handle dev,
return drmSyncobjReset(dev->fd, syncobjs, syncobj_count); return drmSyncobjReset(dev->fd, syncobjs, syncobj_count);
} }
int amdgpu_cs_syncobj_signal(amdgpu_device_handle dev, drm_public int amdgpu_cs_syncobj_signal(amdgpu_device_handle dev,
const uint32_t *syncobjs, uint32_t syncobj_count) const uint32_t *syncobjs,
uint32_t syncobj_count)
{ {
if (NULL == dev) if (NULL == dev)
return -EINVAL; return -EINVAL;
@ -646,7 +649,7 @@ int amdgpu_cs_syncobj_signal(amdgpu_device_handle dev,
return drmSyncobjSignal(dev->fd, syncobjs, syncobj_count); return drmSyncobjSignal(dev->fd, syncobjs, syncobj_count);
} }
int amdgpu_cs_syncobj_wait(amdgpu_device_handle dev, drm_public int amdgpu_cs_syncobj_wait(amdgpu_device_handle dev,
uint32_t *handles, unsigned num_handles, uint32_t *handles, unsigned num_handles,
int64_t timeout_nsec, unsigned flags, int64_t timeout_nsec, unsigned flags,
uint32_t *first_signaled) uint32_t *first_signaled)
@ -658,7 +661,7 @@ int amdgpu_cs_syncobj_wait(amdgpu_device_handle dev,
flags, first_signaled); flags, first_signaled);
} }
int amdgpu_cs_export_syncobj(amdgpu_device_handle dev, drm_public int amdgpu_cs_export_syncobj(amdgpu_device_handle dev,
uint32_t handle, uint32_t handle,
int *shared_fd) int *shared_fd)
{ {
@ -668,7 +671,7 @@ int amdgpu_cs_export_syncobj(amdgpu_device_handle dev,
return drmSyncobjHandleToFD(dev->fd, handle, shared_fd); return drmSyncobjHandleToFD(dev->fd, handle, shared_fd);
} }
int amdgpu_cs_import_syncobj(amdgpu_device_handle dev, drm_public int amdgpu_cs_import_syncobj(amdgpu_device_handle dev,
int shared_fd, int shared_fd,
uint32_t *handle) uint32_t *handle)
{ {
@ -678,7 +681,7 @@ int amdgpu_cs_import_syncobj(amdgpu_device_handle dev,
return drmSyncobjFDToHandle(dev->fd, shared_fd, handle); return drmSyncobjFDToHandle(dev->fd, shared_fd, handle);
} }
int amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev, drm_public int amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev,
uint32_t syncobj, uint32_t syncobj,
int *sync_file_fd) int *sync_file_fd)
{ {
@ -688,7 +691,7 @@ int amdgpu_cs_syncobj_export_sync_file(amdgpu_device_handle dev,
return drmSyncobjExportSyncFile(dev->fd, syncobj, sync_file_fd); return drmSyncobjExportSyncFile(dev->fd, syncobj, sync_file_fd);
} }
int amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev, drm_public int amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev,
uint32_t syncobj, uint32_t syncobj,
int sync_file_fd) int sync_file_fd)
{ {
@ -698,7 +701,7 @@ int amdgpu_cs_syncobj_import_sync_file(amdgpu_device_handle dev,
return drmSyncobjImportSyncFile(dev->fd, syncobj, sync_file_fd); return drmSyncobjImportSyncFile(dev->fd, syncobj, sync_file_fd);
} }
int amdgpu_cs_submit_raw(amdgpu_device_handle dev, drm_public int amdgpu_cs_submit_raw(amdgpu_device_handle dev,
amdgpu_context_handle context, amdgpu_context_handle context,
amdgpu_bo_list_handle bo_list_handle, amdgpu_bo_list_handle bo_list_handle,
int num_chunks, int num_chunks,
@ -728,14 +731,14 @@ int amdgpu_cs_submit_raw(amdgpu_device_handle dev,
return 0; return 0;
} }
void amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info *fence_info, drm_public void amdgpu_cs_chunk_fence_info_to_data(struct amdgpu_cs_fence_info *fence_info,
struct drm_amdgpu_cs_chunk_data *data) struct drm_amdgpu_cs_chunk_data *data)
{ {
data->fence_data.handle = fence_info->handle->handle; data->fence_data.handle = fence_info->handle->handle;
data->fence_data.offset = fence_info->offset * sizeof(uint64_t); data->fence_data.offset = fence_info->offset * sizeof(uint64_t);
} }
void amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence, drm_public void amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence,
struct drm_amdgpu_cs_chunk_dep *dep) struct drm_amdgpu_cs_chunk_dep *dep)
{ {
dep->ip_type = fence->ip_type; dep->ip_type = fence->ip_type;
@ -745,7 +748,7 @@ void amdgpu_cs_chunk_fence_to_dep(struct amdgpu_cs_fence *fence,
dep->handle = fence->fence; dep->handle = fence->fence;
} }
int amdgpu_cs_fence_to_handle(amdgpu_device_handle dev, drm_public int amdgpu_cs_fence_to_handle(amdgpu_device_handle dev,
struct amdgpu_cs_fence *fence, struct amdgpu_cs_fence *fence,
uint32_t what, uint32_t what,
uint32_t *out_handle) uint32_t *out_handle)

View File

@ -140,7 +140,7 @@ static void amdgpu_device_reference(struct amdgpu_device **dst,
*dst = src; *dst = src;
} }
int amdgpu_device_initialize(int fd, drm_public int amdgpu_device_initialize(int fd,
uint32_t *major_version, uint32_t *major_version,
uint32_t *minor_version, uint32_t *minor_version,
amdgpu_device_handle *device_handle) amdgpu_device_handle *device_handle)
@ -279,18 +279,19 @@ cleanup:
return r; return r;
} }
int amdgpu_device_deinitialize(amdgpu_device_handle dev) drm_public int amdgpu_device_deinitialize(amdgpu_device_handle dev)
{ {
amdgpu_device_reference(&dev, NULL); amdgpu_device_reference(&dev, NULL);
return 0; return 0;
} }
const char *amdgpu_get_marketing_name(amdgpu_device_handle dev) drm_public const char *amdgpu_get_marketing_name(amdgpu_device_handle dev)
{ {
return dev->marketing_name; return dev->marketing_name;
} }
int amdgpu_query_sw_info(amdgpu_device_handle dev, enum amdgpu_sw_info info, drm_public int amdgpu_query_sw_info(amdgpu_device_handle dev,
enum amdgpu_sw_info info,
void *value) void *value)
{ {
uint32_t *val32 = (uint32_t*)value; uint32_t *val32 = (uint32_t*)value;

View File

@ -30,7 +30,7 @@
#include "amdgpu_internal.h" #include "amdgpu_internal.h"
#include "xf86drm.h" #include "xf86drm.h"
int amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id, drm_public int amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id,
unsigned size, void *value) unsigned size, void *value)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;
@ -44,7 +44,7 @@ int amdgpu_query_info(amdgpu_device_handle dev, unsigned info_id,
sizeof(struct drm_amdgpu_info)); sizeof(struct drm_amdgpu_info));
} }
int amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id, drm_public int amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id,
int32_t *result) int32_t *result)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;
@ -59,9 +59,9 @@ int amdgpu_query_crtc_from_id(amdgpu_device_handle dev, unsigned id,
sizeof(struct drm_amdgpu_info)); sizeof(struct drm_amdgpu_info));
} }
int amdgpu_read_mm_registers(amdgpu_device_handle dev, unsigned dword_offset, drm_public int amdgpu_read_mm_registers(amdgpu_device_handle dev,
unsigned count, uint32_t instance, uint32_t flags, unsigned dword_offset, unsigned count, uint32_t instance,
uint32_t *values) uint32_t flags, uint32_t *values)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;
@ -78,7 +78,8 @@ int amdgpu_read_mm_registers(amdgpu_device_handle dev, unsigned dword_offset,
sizeof(struct drm_amdgpu_info)); sizeof(struct drm_amdgpu_info));
} }
int amdgpu_query_hw_ip_count(amdgpu_device_handle dev, unsigned type, drm_public int amdgpu_query_hw_ip_count(amdgpu_device_handle dev,
unsigned type,
uint32_t *count) uint32_t *count)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;
@ -93,7 +94,7 @@ int amdgpu_query_hw_ip_count(amdgpu_device_handle dev, unsigned type,
sizeof(struct drm_amdgpu_info)); sizeof(struct drm_amdgpu_info));
} }
int amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type, drm_public int amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type,
unsigned ip_instance, unsigned ip_instance,
struct drm_amdgpu_info_hw_ip *info) struct drm_amdgpu_info_hw_ip *info)
{ {
@ -110,8 +111,8 @@ int amdgpu_query_hw_ip_info(amdgpu_device_handle dev, unsigned type,
sizeof(struct drm_amdgpu_info)); sizeof(struct drm_amdgpu_info));
} }
int amdgpu_query_firmware_version(amdgpu_device_handle dev, unsigned fw_type, drm_public int amdgpu_query_firmware_version(amdgpu_device_handle dev,
unsigned ip_instance, unsigned index, unsigned fw_type, unsigned ip_instance, unsigned index,
uint32_t *version, uint32_t *feature) uint32_t *version, uint32_t *feature)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;
@ -227,7 +228,7 @@ drm_private int amdgpu_query_gpu_info_init(amdgpu_device_handle dev)
return 0; return 0;
} }
int amdgpu_query_gpu_info(amdgpu_device_handle dev, drm_public int amdgpu_query_gpu_info(amdgpu_device_handle dev,
struct amdgpu_gpu_info *info) struct amdgpu_gpu_info *info)
{ {
if (!dev || !info) if (!dev || !info)
@ -239,7 +240,7 @@ int amdgpu_query_gpu_info(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_query_heap_info(amdgpu_device_handle dev, drm_public int amdgpu_query_heap_info(amdgpu_device_handle dev,
uint32_t heap, uint32_t heap,
uint32_t flags, uint32_t flags,
struct amdgpu_heap_info *info) struct amdgpu_heap_info *info)
@ -291,7 +292,7 @@ int amdgpu_query_heap_info(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_query_gds_info(amdgpu_device_handle dev, drm_public int amdgpu_query_gds_info(amdgpu_device_handle dev,
struct amdgpu_gds_resource_info *gds_info) struct amdgpu_gds_resource_info *gds_info)
{ {
struct drm_amdgpu_info_gds gds_config = {}; struct drm_amdgpu_info_gds gds_config = {};
@ -316,7 +317,7 @@ int amdgpu_query_gds_info(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_query_sensor_info(amdgpu_device_handle dev, unsigned sensor_type, drm_public int amdgpu_query_sensor_info(amdgpu_device_handle dev, unsigned sensor_type,
unsigned size, void *value) unsigned size, void *value)
{ {
struct drm_amdgpu_info request; struct drm_amdgpu_info request;

View File

@ -29,7 +29,7 @@
#include "amdgpu_internal.h" #include "amdgpu_internal.h"
#include "util_math.h" #include "util_math.h"
int amdgpu_va_range_query(amdgpu_device_handle dev, drm_public int amdgpu_va_range_query(amdgpu_device_handle dev,
enum amdgpu_gpu_va_range type, enum amdgpu_gpu_va_range type,
uint64_t *start, uint64_t *end) uint64_t *start, uint64_t *end)
{ {
@ -186,7 +186,7 @@ out:
pthread_mutex_unlock(&mgr->bo_va_mutex); pthread_mutex_unlock(&mgr->bo_va_mutex);
} }
int amdgpu_va_range_alloc(amdgpu_device_handle dev, drm_public int amdgpu_va_range_alloc(amdgpu_device_handle dev,
enum amdgpu_gpu_va_range va_range_type, enum amdgpu_gpu_va_range va_range_type,
uint64_t size, uint64_t size,
uint64_t va_base_alignment, uint64_t va_base_alignment,
@ -250,7 +250,7 @@ int amdgpu_va_range_alloc(amdgpu_device_handle dev,
return 0; return 0;
} }
int amdgpu_va_range_free(amdgpu_va_handle va_range_handle) drm_public int amdgpu_va_range_free(amdgpu_va_handle va_range_handle)
{ {
if(!va_range_handle || !va_range_handle->address) if(!va_range_handle || !va_range_handle->address)
return 0; return 0;

View File

@ -26,7 +26,7 @@
#include "xf86drm.h" #include "xf86drm.h"
#include "amdgpu_internal.h" #include "amdgpu_internal.h"
int amdgpu_vm_reserve_vmid(amdgpu_device_handle dev, uint32_t flags) drm_public int amdgpu_vm_reserve_vmid(amdgpu_device_handle dev, uint32_t flags)
{ {
union drm_amdgpu_vm vm; union drm_amdgpu_vm vm;
@ -37,7 +37,8 @@ int amdgpu_vm_reserve_vmid(amdgpu_device_handle dev, uint32_t flags)
&vm, sizeof(vm)); &vm, sizeof(vm));
} }
int amdgpu_vm_unreserve_vmid(amdgpu_device_handle dev, uint32_t flags) drm_public int amdgpu_vm_unreserve_vmid(amdgpu_device_handle dev,
uint32_t flags)
{ {
union drm_amdgpu_vm vm; union drm_amdgpu_vm vm;